Net Classification Based on Testability and Netlist Structural Features for Hardware Trojan Detection

Chee Hoo Kok, C. Y. Ooi, M. Inoue, M. Moghbel, Sreedharan Baskara Dass, Hau Sim Choo, N. Ismail, F. Hussin
{"title":"Net Classification Based on Testability and Netlist Structural Features for Hardware Trojan Detection","authors":"Chee Hoo Kok, C. Y. Ooi, M. Inoue, M. Moghbel, Sreedharan Baskara Dass, Hau Sim Choo, N. Ismail, F. Hussin","doi":"10.1109/ATS47505.2019.00020","DOIUrl":null,"url":null,"abstract":"As integrated chip (IC) is one of the most essential components for communication devices, enhancing the integrity of hardware security is essential to prevent any security breach. Implantation of Hardware Trojan (HT) into the IC is one of the most threatening hardware security risks since most of the IC design and fabrication phases are outsourced to third-party foundries. Gate-level netlist inspection is utterly important as HT could be easily hidden among the primitives of the circuit which makes the detection challenging. Previously, HT detection methods for gate-level netlist were mainly based on either net testability or net's structural features. In this paper, we proposed to consolidate these two types of features into a single feature vector to train supervised machine learning classifiers. We also analyzed the performance of the classifiers based on different combinations of features using Minimum Redundancy and Maximum Relevance (mRMR) technique. Using the best feature combination, we achieved a 99.85% True Positive Rate (TPR), 99.95% True Negative Rate (TNR) and 99.90% accuracy (ACC). The results were validated using 10-fold cross-validation.","PeriodicalId":258824,"journal":{"name":"2019 IEEE 28th Asian Test Symposium (ATS)","volume":"74 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE 28th Asian Test Symposium (ATS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATS47505.2019.00020","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

As integrated chip (IC) is one of the most essential components for communication devices, enhancing the integrity of hardware security is essential to prevent any security breach. Implantation of Hardware Trojan (HT) into the IC is one of the most threatening hardware security risks since most of the IC design and fabrication phases are outsourced to third-party foundries. Gate-level netlist inspection is utterly important as HT could be easily hidden among the primitives of the circuit which makes the detection challenging. Previously, HT detection methods for gate-level netlist were mainly based on either net testability or net's structural features. In this paper, we proposed to consolidate these two types of features into a single feature vector to train supervised machine learning classifiers. We also analyzed the performance of the classifiers based on different combinations of features using Minimum Redundancy and Maximum Relevance (mRMR) technique. Using the best feature combination, we achieved a 99.85% True Positive Rate (TPR), 99.95% True Negative Rate (TNR) and 99.90% accuracy (ACC). The results were validated using 10-fold cross-validation.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于可测试性和网表结构特征的网络分类在硬件木马检测中的应用
集成芯片(integrated chip, IC)是通信设备中最重要的部件之一,提高硬件安全的完整性对于防止任何安全漏洞至关重要。由于大多数集成电路设计和制造阶段都外包给第三方代工厂,因此植入硬件木马(HT)是最具威胁性的硬件安全风险之一。门级网表检测非常重要,因为HT很容易隐藏在电路的原语中,这使得检测具有挑战性。以往,门级网表的高温检测方法主要基于网络的可测试性或网络的结构特征。在本文中,我们提出将这两种类型的特征合并为单个特征向量来训练监督机器学习分类器。我们还使用最小冗余和最大相关性(mRMR)技术分析了基于不同特征组合的分类器的性能。使用最佳特征组合,我们获得了99.85%的真阳性率(TPR), 99.95%的真阴性率(TNR)和99.90%的准确率(ACC)。结果采用10倍交叉验证。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Iterative Parallel Test to Detect and Diagnose Multiple Defects for Digital Microfluidic Biochip Recruiting Fault Tolerance Techniques for Microprocessor Security Can Monitoring System State + Counting Custom Instruction Sequences Aid Malware Detection? Design of a Sextuple Cross-Coupled SRAM Cell with Optimized Access Operations for Highly Reliable Terrestrial Applications ATS 2019 Sponsors
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1