I. Mejia, A. Salas-Villaseñor, Adrian Avendaño-Bolívar, B. Gnade, M. Quevedo-López
{"title":"Modeling and SPICE simulation of CdS-pentacene hybrid CMOS TFTs","authors":"I. Mejia, A. Salas-Villaseñor, Adrian Avendaño-Bolívar, B. Gnade, M. Quevedo-López","doi":"10.1109/ICCDCS.2012.6188882","DOIUrl":null,"url":null,"abstract":"In this work we demonstrate that the unified model and parameter extraction method (UMEM) can be used to describe the behavior of hybrid complementary metal-oxide-semiconductor thin film transistors (CMOS TFTs) fabricated with cadmium sulfide (CdS) and pentacene as n-type and p-type active layer, respectively. Both devices were fabricated using a bottom gate configuration and top source-drain (SD) contacts. In particular, we describe the effect of semiconductor defects using the effective medium approximation, which considers a localized charge distribution in the bandgap of the semiconductor. Extracted parameters from UMEM were used in HSPICE to simulate the CMOS inverters fabricated previously by our group.","PeriodicalId":125743,"journal":{"name":"2012 8th International Caribbean Conference on Devices, Circuits and Systems (ICCDCS)","volume":"66 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-03-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 8th International Caribbean Conference on Devices, Circuits and Systems (ICCDCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCDCS.2012.6188882","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
In this work we demonstrate that the unified model and parameter extraction method (UMEM) can be used to describe the behavior of hybrid complementary metal-oxide-semiconductor thin film transistors (CMOS TFTs) fabricated with cadmium sulfide (CdS) and pentacene as n-type and p-type active layer, respectively. Both devices were fabricated using a bottom gate configuration and top source-drain (SD) contacts. In particular, we describe the effect of semiconductor defects using the effective medium approximation, which considers a localized charge distribution in the bandgap of the semiconductor. Extracted parameters from UMEM were used in HSPICE to simulate the CMOS inverters fabricated previously by our group.