Variable fractional digital delay filter on reconfigurable hardware

Karthik Sangaiah, P. Nagvajara
{"title":"Variable fractional digital delay filter on reconfigurable hardware","authors":"Karthik Sangaiah, P. Nagvajara","doi":"10.1109/MWSCAS.2012.6292049","DOIUrl":null,"url":null,"abstract":"This paper describes a design for a variable fractional delay (VFD) FIR filter implemented on reconfigurable hardware. Fractionally delayed signals are required for several audio-based applications, including echo cancellation and musical signal analysis. Traditionally, VFD FIR filters are implemented using a complex, fixed structure based upon the order of the filter. This fixed structure restricts the range of valid fractional delay values permitted by the filter. The proposed design in this paper implements an order-scalable FIR filter, permitting fractionally delayed signals of widely varying integer sizes. This design builds upon the traditional Lagrange interpolator FIR filter using either a software-based or hardware-based Lagrange coefficient computational unit. Using today's (2012) low-cost high performance reconfigurable hardware FIR coefficients can be computed fast enough for real-time variable fractional delay applications. The resulting real-time VFD FIR filter is tested using the Xilinx System Generator toolkit as well as Xilinx ISE and ModelSim. The proposed filter was functionally verified using ModelSim and System Generator.","PeriodicalId":324891,"journal":{"name":"2012 IEEE 55th International Midwest Symposium on Circuits and Systems (MWSCAS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-09-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE 55th International Midwest Symposium on Circuits and Systems (MWSCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.2012.6292049","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper describes a design for a variable fractional delay (VFD) FIR filter implemented on reconfigurable hardware. Fractionally delayed signals are required for several audio-based applications, including echo cancellation and musical signal analysis. Traditionally, VFD FIR filters are implemented using a complex, fixed structure based upon the order of the filter. This fixed structure restricts the range of valid fractional delay values permitted by the filter. The proposed design in this paper implements an order-scalable FIR filter, permitting fractionally delayed signals of widely varying integer sizes. This design builds upon the traditional Lagrange interpolator FIR filter using either a software-based or hardware-based Lagrange coefficient computational unit. Using today's (2012) low-cost high performance reconfigurable hardware FIR coefficients can be computed fast enough for real-time variable fractional delay applications. The resulting real-time VFD FIR filter is tested using the Xilinx System Generator toolkit as well as Xilinx ISE and ModelSim. The proposed filter was functionally verified using ModelSim and System Generator.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
可变分数数字延迟滤波器的可重构硬件
本文介绍了一种在可重构硬件上实现可变分数延迟(VFD) FIR滤波器的设计。一些基于音频的应用需要分数延迟信号,包括回声消除和音乐信号分析。传统上,VFD FIR滤波器使用基于滤波器顺序的复杂固定结构来实现。这个固定的结构限制了滤波器允许的有效分数延迟值的范围。本文提出的设计实现了一个阶可伸缩的FIR滤波器,允许广泛变化的整数大小的分数延迟信号。本设计基于传统的拉格朗日插值FIR滤波器,使用基于软件或基于硬件的拉格朗日系数计算单元。使用今天(2012)的低成本高性能可重构硬件FIR系数可以计算足够快的实时可变分数延迟应用。所得到的实时VFD FIR滤波器使用Xilinx System Generator工具包以及Xilinx ISE和ModelSim进行测试。使用ModelSim和System Generator对所提出的滤波器进行了功能验证。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Fully digital 1-D, 2-D and 3-D multiscroll chaos as hardware pseudo random number generators Low power, high PVT variation tolerant central pattern generator design for a bio-hybrid micro robot Gain-enhancement differential amplifier using positive feedback CNTFET SRAM cell with tolerance to removed metallic CNTs The orthogonal projection matrices on the eigenspaces of the DFT-IV matrix
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1