David A. Yokoyama-Martin, K. Krishna, J. Stonick, Aaron Caffee, E. K. Gamble, Chris Jones, J. Mcneal, J. Parker, Ross Segelken, J. Sonntag, K. Umino, J. Upton, D. Weinlader, Skye Wolfer
{"title":"A Multi-Standard Low Power 1.5-3.125 Gb/s Serial Transceiver in 90nm CMOS","authors":"David A. Yokoyama-Martin, K. Krishna, J. Stonick, Aaron Caffee, E. K. Gamble, Chris Jones, J. Mcneal, J. Parker, Ross Segelken, J. Sonntag, K. Umino, J. Upton, D. Weinlader, Skye Wolfer","doi":"10.1109/CICC.2006.320970","DOIUrl":null,"url":null,"abstract":"A low power, small area transceiver PHY that supports PCIetrade, SATA II, and XAUI was fabricated in TSMC's 90nm dual gate CMOS. Each lane occupies an area of 400mum times 430mum. Operation also requires a clock module of 400mum times 430mum. A 4-lane, wirebond testchip consumes 195mW of power at 3.125Gb/s. The paper focuses on the analog sections of the transmit and receive blocks","PeriodicalId":269854,"journal":{"name":"IEEE Custom Integrated Circuits Conference 2006","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Custom Integrated Circuits Conference 2006","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICC.2006.320970","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6
Abstract
A low power, small area transceiver PHY that supports PCIetrade, SATA II, and XAUI was fabricated in TSMC's 90nm dual gate CMOS. Each lane occupies an area of 400mum times 430mum. Operation also requires a clock module of 400mum times 430mum. A 4-lane, wirebond testchip consumes 195mW of power at 3.125Gb/s. The paper focuses on the analog sections of the transmit and receive blocks