{"title":"Accelerated Edge Detection Algorithm for High-Speed Applications","authors":"Aya Saad, Khloud Rafat, A. Soltan, M. Darweesh","doi":"10.1109/JAC-ECC54461.2021.9691429","DOIUrl":null,"url":null,"abstract":"Digital Image Processing (DIP) is a growing field for various applications, such as autonomous vehicles and video surveillance. To improve the performance of DIP systems, image processing algorithms are implemented in hardware rather than software. The idea here is primarily to get a faster system than software imaging or other alternative hardware. Field-programmable gate arrays (FPGAs) have the advantages of parallel processing, low cost, and low power consumption. These semiconductor devices contain many logic blocks that can be programmed to perform everything from basic digital gate-level technology to complex image processing algorithms. This paper provides an enhancement pipeline system architecture using AXI interface to implement image processing algorithms such as Sobel edge detection and mean filters on the Zybo z7 Zynq 7010 board using Verilog HDL language. The system is implemented in a 512×512 image that takes 0.009ms in the processing system.","PeriodicalId":354908,"journal":{"name":"2021 9th International Japan-Africa Conference on Electronics, Communications, and Computations (JAC-ECC)","volume":"22 5","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-12-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 9th International Japan-Africa Conference on Electronics, Communications, and Computations (JAC-ECC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/JAC-ECC54461.2021.9691429","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Digital Image Processing (DIP) is a growing field for various applications, such as autonomous vehicles and video surveillance. To improve the performance of DIP systems, image processing algorithms are implemented in hardware rather than software. The idea here is primarily to get a faster system than software imaging or other alternative hardware. Field-programmable gate arrays (FPGAs) have the advantages of parallel processing, low cost, and low power consumption. These semiconductor devices contain many logic blocks that can be programmed to perform everything from basic digital gate-level technology to complex image processing algorithms. This paper provides an enhancement pipeline system architecture using AXI interface to implement image processing algorithms such as Sobel edge detection and mean filters on the Zybo z7 Zynq 7010 board using Verilog HDL language. The system is implemented in a 512×512 image that takes 0.009ms in the processing system.