Time-to-Digital Converter with Pseudo-Segmented Delay Line

P. Kwiatkowski, R. Szplet
{"title":"Time-to-Digital Converter with Pseudo-Segmented Delay Line","authors":"P. Kwiatkowski, R. Szplet","doi":"10.1109/I2MTC.2019.8826927","DOIUrl":null,"url":null,"abstract":"This paper presents a time-to-digital converter (TDC) with pseudo-segmented delay line implemented in 28 nm field-programmable gate array (FPGA) device (Kintex-7 XC7K160T, Xilinx). The TDC employs a carry chain based delay line wherein each tap is connected to multiple flip-flops. Proposed solution gives the same measurement resolution and comparable precision improvement as using multiple time coding lines (TCL) but allows to save logical resources available in FPGA chip. The TDC was tested in timestamps based time interval counter operating at 700 MHz clock and provides 1.1 ps resolution and 5 ps precision.","PeriodicalId":132588,"journal":{"name":"2019 IEEE International Instrumentation and Measurement Technology Conference (I2MTC)","volume":"106 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE International Instrumentation and Measurement Technology Conference (I2MTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/I2MTC.2019.8826927","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This paper presents a time-to-digital converter (TDC) with pseudo-segmented delay line implemented in 28 nm field-programmable gate array (FPGA) device (Kintex-7 XC7K160T, Xilinx). The TDC employs a carry chain based delay line wherein each tap is connected to multiple flip-flops. Proposed solution gives the same measurement resolution and comparable precision improvement as using multiple time coding lines (TCL) but allows to save logical resources available in FPGA chip. The TDC was tested in timestamps based time interval counter operating at 700 MHz clock and provides 1.1 ps resolution and 5 ps precision.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
带伪分段延迟线的时间-数字转换器
提出了一种基于伪分段延迟线的时间-数字转换器(TDC),实现于28nm现场可编程门阵列(Kintex-7 XC7K160T, Xilinx)器件上。TDC采用基于进位链的延迟线,其中每个分接连接到多个触发器。该方案提供了与使用多时间编码线(TCL)相同的测量分辨率和相当的精度提高,但允许节省FPGA芯片上可用的逻辑资源。TDC在基于时间戳的时间间隔计数器中进行了测试,工作频率为700 MHz,分辨率为1.1 ps,精度为5 ps。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Concrete fatigue experiment for sensor prototyping and validation of industrial SHM trials Development of a Surface-Plasmon Resonance Sensor Testbed for Bimetallic Sensors Experimental characterization of off-the-shelf LEDs as photodetectors for waking up microcontrollers Design and development of a kinetic energy harvester device for oceanic drifter applications Visual inspection of CFRP laminates based on EIT
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1