Energy-speed exploration for very-wide range of dynamic V-F scaling

Kleber Stangherlin, S. Bampi
{"title":"Energy-speed exploration for very-wide range of dynamic V-F scaling","authors":"Kleber Stangherlin, S. Bampi","doi":"10.1109/SBCCI.2013.6644884","DOIUrl":null,"url":null,"abstract":"Minimum-energy operation of digital CMOS circuits is commonly associated to the sub-VT regime, carrying huge performance and variability penalties. This paper shows that it is possible to achieve 8x higher energy-efficiency with a very-wide range of dynamic voltage-frequency scaling, from nominal voltages down to the lower boundary of near-VT operation. The cell-library is exercised in a 65nm commercial PDK and targets near-VT operation, mitigating the variability effects without compromising the design in terms of area and energy at strong inversion. The set of cells allows a maximum of 2-stacked transistors, and includes master-slave registers. We report results for medium complexity designs which include a 25kgates notch filter, a 20kgates 8051 compatible core, and 4-combinational/4-sequential ISCAS benchmark circuits. In this work the maximum frequency attainable at each supply for a wide variation of voltage is studied from 150mV up to nominal voltage (1.2V). The sub-VT operation is shown to hold the minimum energy-point at roughly 0.29V, which represents a 2x energy-saving compared to the near-VT regime. Although energy-efficiency peaks in sub-VT for the circuits studied, we also show that in this ultra-low Vdd the circuit timing and power suffer from substantially increased variability impact and a 30x performance drawback, with respect to near-VT.","PeriodicalId":203604,"journal":{"name":"2013 26th Symposium on Integrated Circuits and Systems Design (SBCCI)","volume":"52 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 26th Symposium on Integrated Circuits and Systems Design (SBCCI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SBCCI.2013.6644884","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

Minimum-energy operation of digital CMOS circuits is commonly associated to the sub-VT regime, carrying huge performance and variability penalties. This paper shows that it is possible to achieve 8x higher energy-efficiency with a very-wide range of dynamic voltage-frequency scaling, from nominal voltages down to the lower boundary of near-VT operation. The cell-library is exercised in a 65nm commercial PDK and targets near-VT operation, mitigating the variability effects without compromising the design in terms of area and energy at strong inversion. The set of cells allows a maximum of 2-stacked transistors, and includes master-slave registers. We report results for medium complexity designs which include a 25kgates notch filter, a 20kgates 8051 compatible core, and 4-combinational/4-sequential ISCAS benchmark circuits. In this work the maximum frequency attainable at each supply for a wide variation of voltage is studied from 150mV up to nominal voltage (1.2V). The sub-VT operation is shown to hold the minimum energy-point at roughly 0.29V, which represents a 2x energy-saving compared to the near-VT regime. Although energy-efficiency peaks in sub-VT for the circuits studied, we also show that in this ultra-low Vdd the circuit timing and power suffer from substantially increased variability impact and a 30x performance drawback, with respect to near-VT.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
大范围动态V-F标度的能量-速度探索
数字CMOS电路的最小能量操作通常与次vt状态有关,具有巨大的性能和可变性损失。本文表明,从标称电压到近vt操作的下边界,通过非常宽的动态电压-频率缩放范围,有可能实现8倍高的能源效率。该细胞库在65nm商用PDK中进行操作,目标是近vt操作,在不影响强反演时面积和能量设计的情况下减轻变异性影响。该单元集允许最多2个堆叠晶体管,并包括主从寄存器。我们报告了中等复杂度设计的结果,其中包括25kgates陷波滤波器,20kgates 8051兼容核心和4组合/4顺序ISCAS基准电路。在这项工作中,研究了从150mV到标称电压(1.2V)的各种电压变化下,每个电源可达到的最大频率。亚vt操作显示将最小能量点保持在大约0.29V,与近vt状态相比,这代表了2倍的节能。尽管所研究的电路的能效在亚vt达到峰值,但我们也表明,在这种超低Vdd下,电路时序和功率受到显著增加的可变性影响,并且相对于接近vt,性能缺陷为30倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Temporal noise analysis and measurements of CMOS active pixel sensor operating in time domain A new code compression algorithm and its decompressor in FPGA-based hardware Implementation of split-radix FFT pruning for the reduction of computational complexity in OFDM based cognitive radio system Security-enhanced 3D communication structure for dynamic 3D-MPSoCs protection Synthesis of a narrow-band Low Noise Amplifier in a 180 nm CMOS technology using Simulated Annealing with crossover operator
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1