Leveraging Partially Enhanced Scan for Improved Observability in Delay Fault Testing

K. Deepak, Robinson Reyna, Virendra Singh, A. Singh
{"title":"Leveraging Partially Enhanced Scan for Improved Observability in Delay Fault Testing","authors":"K. Deepak, Robinson Reyna, Virendra Singh, A. Singh","doi":"10.1109/ATS.2009.78","DOIUrl":null,"url":null,"abstract":"Enhanced Scan design can significantly improve the fault coverage for two pattern delay tests at the cost of exorbitantly high area overhead. The redundant flip-flops introduced in the scan chains have traditionally only been used to launch the two-pattern delay test inputs, not to capture tests results. This paper presents a new, much lower cost partial Enhanced Scan methodology with both improved controllability and observability. Facilitating observation of some hard to observe internal nodes by capturing their response in the already available and underutilized redundant flip-flops improves delay fault coverage with minimal or almost negligible cost. Experimental results on ISCAS’89 benchmark circuits show significant improvement in TDF fault coverage for this new partial enhance scan methodology.","PeriodicalId":106283,"journal":{"name":"2009 Asian Test Symposium","volume":"153 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-11-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 Asian Test Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATS.2009.78","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

Abstract

Enhanced Scan design can significantly improve the fault coverage for two pattern delay tests at the cost of exorbitantly high area overhead. The redundant flip-flops introduced in the scan chains have traditionally only been used to launch the two-pattern delay test inputs, not to capture tests results. This paper presents a new, much lower cost partial Enhanced Scan methodology with both improved controllability and observability. Facilitating observation of some hard to observe internal nodes by capturing their response in the already available and underutilized redundant flip-flops improves delay fault coverage with minimal or almost negligible cost. Experimental results on ISCAS’89 benchmark circuits show significant improvement in TDF fault coverage for this new partial enhance scan methodology.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
利用部分增强扫描提高延迟故障测试的可观察性
增强扫描设计以过高的面积开销为代价,显著提高了两种模式延迟测试的故障覆盖率。扫描链中引入的冗余触发器传统上仅用于启动双模式延迟测试输入,而不是用于捕获测试结果。本文提出了一种新的低成本局部增强扫描方法,同时提高了可控性和可观测性。通过捕获已经可用和未充分利用的冗余触发器中的响应来促进对一些难以观察的内部节点的观察,以最小或几乎可以忽略不计的成本提高延迟故障覆盖。在ISCAS’89基准电路上的实验结果表明,这种新的部分增强扫描方法显著提高了TDF故障覆盖率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Self-Calibrating Embedded RF Down-Conversion Mixers On Improving Diagnostic Test Generation for Scan Chain Failures A Post-Silicon Debug Support Using High-Level Design Description New Class of Tests for Open Faults with Considering Adjacent Lines Scan Compression Implementation in Industrial Design - Case Study
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1