{"title":"Reducing power consumption of CMOS VLSI's through V/sub DD/ and V/sub TH/ control","authors":"T. Sakurai","doi":"10.1109/ISQED.2000.838910","DOIUrl":null,"url":null,"abstract":"Lowering operating voltage, V/sub DD/, is a key to low-power CMOS digital VLSIs. In order to complete a certain task in a required time and in order to keep leakage current within a tolerable level in the low V/sub DD/ designs, V/sub DD/ and V/sub TH/ control is obligatory. This paper covers several of the schemes including multi-V/sub TH/, variable V/sub TH/, multi-V/sub DD/ and variable V/sub DD/ to achieve low-power systems. Circuit level ideas for software related research are described.","PeriodicalId":113766,"journal":{"name":"Proceedings IEEE 2000 First International Symposium on Quality Electronic Design (Cat. No. PR00525)","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-03-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings IEEE 2000 First International Symposium on Quality Electronic Design (Cat. No. PR00525)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2000.838910","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
Lowering operating voltage, V/sub DD/, is a key to low-power CMOS digital VLSIs. In order to complete a certain task in a required time and in order to keep leakage current within a tolerable level in the low V/sub DD/ designs, V/sub DD/ and V/sub TH/ control is obligatory. This paper covers several of the schemes including multi-V/sub TH/, variable V/sub TH/, multi-V/sub DD/ and variable V/sub DD/ to achieve low-power systems. Circuit level ideas for software related research are described.