A scalable and reconfigurable verification and benchmark environment for Network on Chip architecture

Felix Lokananta, D. Hartono, C. Tang
{"title":"A scalable and reconfigurable verification and benchmark environment for Network on Chip architecture","authors":"Felix Lokananta, D. Hartono, C. Tang","doi":"10.1109/CONMEDIA.2017.8266022","DOIUrl":null,"url":null,"abstract":"To reduce the complex communication problem that arise as the number of on-chip component increases, the use of Network-on-Chip (NoC) as interconnection architectures have become more promising to solve complex on-chip communication problems. However, providing a suitable test base to measure and verify functionality of any NoC is a compulsory. Universal Verification Methodology (UVM) is introduced as a standardized and reusable methodology for verifying integrated circuit design. In this research, a scalable and reconfigurable verification and benchmark environment for NoC is proposed.","PeriodicalId":403944,"journal":{"name":"2017 4th International Conference on New Media Studies (CONMEDIA)","volume":"59 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 4th International Conference on New Media Studies (CONMEDIA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CONMEDIA.2017.8266022","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

To reduce the complex communication problem that arise as the number of on-chip component increases, the use of Network-on-Chip (NoC) as interconnection architectures have become more promising to solve complex on-chip communication problems. However, providing a suitable test base to measure and verify functionality of any NoC is a compulsory. Universal Verification Methodology (UVM) is introduced as a standardized and reusable methodology for verifying integrated circuit design. In this research, a scalable and reconfigurable verification and benchmark environment for NoC is proposed.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
片上网络架构的可扩展和可重构验证和基准测试环境
为了减少随着片上元件数量的增加而出现的复杂通信问题,使用片上网络(NoC)作为互连架构已成为解决复杂片上通信问题的更有希望的方法。然而,提供一个合适的测试基础来测量和验证任何NoC的功能是必须的。通用验证方法(UVM)是一种标准化和可重用的集成电路设计验证方法。在本研究中,提出了一个可扩展、可重构的NoC验证和基准测试环境。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
UI/UX analysis & design for mobile e-commerce application prototype on Gramedia.com Factors affecting procrastination in the virtual teams: An experimental research approach based on the theory of planned behavior Evaluation of behavior estimation using Ward's method in multifunction outlet system A dempster-shafer approach to an expert system design in diagnosis of febrile disease Performance comparison of Wi-Fi and LTE for Internet of Things on named data networking
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1