Solder void reduction on solder die attach for SIP-LGA

H. Ming, L. Khor
{"title":"Solder void reduction on solder die attach for SIP-LGA","authors":"H. Ming, L. Khor","doi":"10.1109/IEMT.2008.5507790","DOIUrl":null,"url":null,"abstract":"SIP or System In Package as its name suggests is a package that consist of a combination of dies (asics, memory, mosfets etc), passive components or shielding in an IC package format. Due to design and layout complexity, it is normally required to be housed in a substrate based packaging. The connection of silicon die to package can be in the form of wire-bond, flipchip, epoxy die attach,or solder die attach. In cases where solder die attach is used, the challenge would lie in the ability to produce the least die attach void. The presence of solder void underneath the die is not desirable as it has thermal and in some cases electrical impact in the performance of the device. Solder voids, depending on its magnitude can also reduce the reliability and functionality of the device. There are many methods of applying solder namely using solder preform . dispensing solder paste or screen printing solder paste. Screen printing is the most desirable process due to its uph and ability in controlling the solder volume. This paper discusses in detail some of the factors that affect the solder voids percentage and look into ways to improve the amount of solder void underneath a die by 50%.","PeriodicalId":151085,"journal":{"name":"2008 33rd IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 33rd IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMT.2008.5507790","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

SIP or System In Package as its name suggests is a package that consist of a combination of dies (asics, memory, mosfets etc), passive components or shielding in an IC package format. Due to design and layout complexity, it is normally required to be housed in a substrate based packaging. The connection of silicon die to package can be in the form of wire-bond, flipchip, epoxy die attach,or solder die attach. In cases where solder die attach is used, the challenge would lie in the ability to produce the least die attach void. The presence of solder void underneath the die is not desirable as it has thermal and in some cases electrical impact in the performance of the device. Solder voids, depending on its magnitude can also reduce the reliability and functionality of the device. There are many methods of applying solder namely using solder preform . dispensing solder paste or screen printing solder paste. Screen printing is the most desirable process due to its uph and ability in controlling the solder volume. This paper discusses in detail some of the factors that affect the solder voids percentage and look into ways to improve the amount of solder void underneath a die by 50%.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
减少SIP-LGA焊锡模具上的焊锡空隙
顾名思义,SIP或System In Package是一种封装,由芯片(基本电路、存储器、mosfet等)、无源元件或屏蔽在IC封装格式中组合而成。由于设计和布局的复杂性,它通常需要被安置在基板为基础的包装。硅晶片与封装的连接方式可以是线接、倒装、环氧模接或焊模接。在使用焊锡贴片的情况下,挑战在于产生最小的贴片空洞的能力。在模具下面存在焊料空洞是不可取的,因为它会对器件的性能产生热影响,在某些情况下还会产生电影响。根据其大小,焊料空洞也会降低器件的可靠性和功能。应用焊料的方法有很多,即使用焊料预成型。点锡膏或网印锡膏。丝网印刷是最理想的工艺,因为它的高可靠性和控制焊料体积的能力。本文详细讨论了影响焊点空隙率的一些因素,并探讨了将模具下焊点空隙率提高50%的方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Process development and reliability evaluation of Electrically conductive adhesives (ECA) for low temperature SMT assembly Lead-free solder ball attach improvement on FCPBGA with SOP pad finishing High efficiency 850 nm Vertical-Cavity Surface-Emitting Laser using fan-pad metallization and trench patterning A comparison study on SnAgNiCo and Sn3.8Ag0.7Cu C5 lead free solder system Pressure sensors based on MEMS, operating in harsh environments (touch-mode)
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1