Analog Test Bus Infrastructure for RF/AMS Modules in Core-Based Design

V. Zivkovic, F. Heyden, G. Gronthoud, F. Jong
{"title":"Analog Test Bus Infrastructure for RF/AMS Modules in Core-Based Design","authors":"V. Zivkovic, F. Heyden, G. Gronthoud, F. Jong","doi":"10.1109/ETS.2008.18","DOIUrl":null,"url":null,"abstract":"This article describes an analog test bus infrastructure as a straightforward approach to grant the accessibility to embedded RF or Analog modules in core-based design. This DfT method increases the testability and provides debug/diagnosis facilities. The standardized analog test bus architecture is suited for an automated test development flow. In addition, the entire infrastructure is to a large extent reusable, through its design independence. This industrially innovative and practical approach has been applied to several products within our company, and two RF chips are chosen to illustrate its benefits.","PeriodicalId":334529,"journal":{"name":"2008 13th European Test Symposium","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-05-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 13th European Test Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ETS.2008.18","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

Abstract

This article describes an analog test bus infrastructure as a straightforward approach to grant the accessibility to embedded RF or Analog modules in core-based design. This DfT method increases the testability and provides debug/diagnosis facilities. The standardized analog test bus architecture is suited for an automated test development flow. In addition, the entire infrastructure is to a large extent reusable, through its design independence. This industrially innovative and practical approach has been applied to several products within our company, and two RF chips are chosen to illustrate its benefits.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于核心设计的RF/AMS模块模拟测试总线基础结构
本文将模拟测试总线基础设施描述为一种直接的方法,用于在基于核心的设计中授予嵌入式RF或模拟模块的可访问性。这种DfT方法增加了可测试性,并提供了调试/诊断功能。标准化的模拟测试总线体系结构适合于自动化的测试开发流程。此外,通过其设计独立性,整个基础设施在很大程度上是可重用的。这种工业创新和实用的方法已应用于我们公司的几种产品,并选择两种射频芯片来说明其优点。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A Capture-Safe Test Generation Scheme for At-Speed Scan Testing The Role of Test in Circuits Built with Unreliable Components Bandwidth Analysis for Reusing Functional Interconnect as Test Access Mechanism Risks for Signal Integrity in System in Package and Possible Remedies Jitter Decomposition in High-Speed Communication Systems
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1