A Wide-Input-Range Multi-phase Clock Generator Design for CMOS Image Sensors

T. Li, Dongmei Li
{"title":"A Wide-Input-Range Multi-phase Clock Generator Design for CMOS Image Sensors","authors":"T. Li, Dongmei Li","doi":"10.1109/iccss55260.2022.9802429","DOIUrl":null,"url":null,"abstract":"This paper proposes a novel phase-interpolator-based multi-phase clock generator, which could be applied in the single slope ADCs of the CMOS image systems. To widen the input range of the multi-phase clock generator, a fast reset method for the phase interpolator is proposed. Besides that an improvement using RC-based phase interpolator is also provided to deal with the deviation of the power supply voltage. The simulation results in CMOS 55nm process show that the duty cycle distortion of the proposed design is within ±3% when the input frequency ranges from 100MHz to 250MHz and the supply voltage ranges from 1V to 1. 4V.","PeriodicalId":254992,"journal":{"name":"2022 5th International Conference on Circuits, Systems and Simulation (ICCSS)","volume":"196 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-05-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 5th International Conference on Circuits, Systems and Simulation (ICCSS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/iccss55260.2022.9802429","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper proposes a novel phase-interpolator-based multi-phase clock generator, which could be applied in the single slope ADCs of the CMOS image systems. To widen the input range of the multi-phase clock generator, a fast reset method for the phase interpolator is proposed. Besides that an improvement using RC-based phase interpolator is also provided to deal with the deviation of the power supply voltage. The simulation results in CMOS 55nm process show that the duty cycle distortion of the proposed design is within ±3% when the input frequency ranges from 100MHz to 250MHz and the supply voltage ranges from 1V to 1. 4V.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
CMOS图像传感器的宽输入范围多相时钟发生器设计
本文提出了一种基于相位插值器的多相时钟发生器,可用于CMOS图像系统的单斜率adc。为了扩大多相时钟发生器的输入范围,提出了一种相位插补器的快速复位方法。此外,还提出了一种基于rc的相位插补器的改进方法,以处理电源电压的偏差。在CMOS 55nm工艺下的仿真结果表明,当输入频率为100MHz ~ 250MHz,电源电压为1V ~ 1时,所提设计的占空比失真在±3%以内。4 v。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Coordination and Optimization of Virtual Power Plant Based on Multi-agent System Thermal-Aware IC Chip Design by Combining High Thermal Conductivity Materials and GAA MOSFET A Novel Compact LC-Based Balun Combiner with 2nd and 3rd Harmonic Suppression A High Linearity and Low Load Regulation LDO with SATEC and TIR Compensation Design and Implementation of Intelligent-pharmaceutical-delivery-system Based on Loongson 1B
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1