{"title":"Large-scale MIMO detection design and FPGA implementations using SOR method","authors":"Peng Zhang, Leibo Liu, Guiqiang Peng, Shaojun Wei","doi":"10.1109/ICCSN.2016.7586650","DOIUrl":null,"url":null,"abstract":"In this paper, we propose a very large scale integration design method for a large-scale multiple-input multiple-output detection algorithm. Our design uses a modified version of the Successive Over Relaxation (SOR) method, which substantially reduces the highly computational complexity of data detection and achieves the near-optimal performance. We use a reconfigurable Processing Elements Array (PEA) to compute matrix-vector or matrix-matrix in SOR Method, which reduces the complexity of linear data detection. Then we implement our design on Xilinx Virtex-7 FPGA and the experimental results show that SOR method has a superior performance over conventional methods.","PeriodicalId":158877,"journal":{"name":"2016 8th IEEE International Conference on Communication Software and Networks (ICCSN)","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-06-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"26","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 8th IEEE International Conference on Communication Software and Networks (ICCSN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCSN.2016.7586650","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 26
Abstract
In this paper, we propose a very large scale integration design method for a large-scale multiple-input multiple-output detection algorithm. Our design uses a modified version of the Successive Over Relaxation (SOR) method, which substantially reduces the highly computational complexity of data detection and achieves the near-optimal performance. We use a reconfigurable Processing Elements Array (PEA) to compute matrix-vector or matrix-matrix in SOR Method, which reduces the complexity of linear data detection. Then we implement our design on Xilinx Virtex-7 FPGA and the experimental results show that SOR method has a superior performance over conventional methods.