{"title":"The Experimental Circuits of D-Mode GaAs pHEMT Serial-to-Parallel Converter Blocks","authors":"D. Bilevich, A. Salnikov, I. Dobush","doi":"10.1109/SIBCON56144.2022.10002977","DOIUrl":null,"url":null,"abstract":"An active electronically scanned array is now in widespread commercial use, e.g., in 5G massive MIMO, or automotive radar. Each antenna in an array has its transmit-receive module (TRM). A control system is in charge of the amplitude and phase of each TRM. To simplify the control system, TRM may have an onboard logic circuit. Such a solution may reduce the overall system dimensions even for the GaAs process having a large size of logic gates. A serial to parallel converter (SPC) is typically an integrated logic block in TRM. The SPC converts serial to parallel data and performs the required voltage translation. Usually, E/D-mode GaAs technology is used for logic circuit implementation. However, the D-mode-only GaAs process is less expensive. The search for a way to improve the D-mode-only GaAs logic circuit performance is continuing. The experimental samples of D-mode-only GaAs pHEMT SPC blocks are presented. The measurement results showed the correct operation of the NOT gate and input voltage translator. These blocks’ power consumption is 2.5 mW and 7.5 mW, respectively. The 4-bit shift register was designed using the proposed NOT gate. The measurement results showed the correct operation of the shift register at 60 kHz. Estimated power consumption except output buffer is 26.8 mW/bit which is comparable to the best reported D-mode-only SPC.","PeriodicalId":265523,"journal":{"name":"2022 International Siberian Conference on Control and Communications (SIBCON)","volume":"100 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-11-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 International Siberian Conference on Control and Communications (SIBCON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SIBCON56144.2022.10002977","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
An active electronically scanned array is now in widespread commercial use, e.g., in 5G massive MIMO, or automotive radar. Each antenna in an array has its transmit-receive module (TRM). A control system is in charge of the amplitude and phase of each TRM. To simplify the control system, TRM may have an onboard logic circuit. Such a solution may reduce the overall system dimensions even for the GaAs process having a large size of logic gates. A serial to parallel converter (SPC) is typically an integrated logic block in TRM. The SPC converts serial to parallel data and performs the required voltage translation. Usually, E/D-mode GaAs technology is used for logic circuit implementation. However, the D-mode-only GaAs process is less expensive. The search for a way to improve the D-mode-only GaAs logic circuit performance is continuing. The experimental samples of D-mode-only GaAs pHEMT SPC blocks are presented. The measurement results showed the correct operation of the NOT gate and input voltage translator. These blocks’ power consumption is 2.5 mW and 7.5 mW, respectively. The 4-bit shift register was designed using the proposed NOT gate. The measurement results showed the correct operation of the shift register at 60 kHz. Estimated power consumption except output buffer is 26.8 mW/bit which is comparable to the best reported D-mode-only SPC.