{"title":"FOLCS: A Lightweight Implementation of a Cycle-accurate NoC Simulator on FPGAs","authors":"Takahiro Naruko, K. Hiraki","doi":"10.1145/2768177.2768182","DOIUrl":null,"url":null,"abstract":"Recent trends toward multi- and many-core architectures make computer architecture simulation time-consuming. Although core counts are increasing, it is difficult to exploit parallelism in simulators because of synchronization overheads. FPGAs are effective tools to reduce simulation time. The size of a circuit implementable on them, however, is limited by the number of block RAMs and slices they have. It is important to develop a lightweight simulator of each processor component so that a full-system simulator as a whole fits into an FPGA. In this paper, we focus on a network-on-chip (NoC), which is an intra-chip communication fabric to connect cores and memory controllers. We present Flit-Oriented Lightweight Cycle-accurate network Simulator (FOLCS) that is a NoC simulator running on an FPGA. FOLCS provides a cycle-accurate NoC model with moderate resource requirements. The accuracy is validated by case studies that compare network latency computed by FOLCS and a reference software simulator. The post place-and-route report shows that FOLCS requires less block RAMs than previous methods.","PeriodicalId":374555,"journal":{"name":"Proceedings of the 3rd International Workshop on Many-core Embedded Systems","volume":"131 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-06-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 3rd International Workshop on Many-core Embedded Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1145/2768177.2768182","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7
Abstract
Recent trends toward multi- and many-core architectures make computer architecture simulation time-consuming. Although core counts are increasing, it is difficult to exploit parallelism in simulators because of synchronization overheads. FPGAs are effective tools to reduce simulation time. The size of a circuit implementable on them, however, is limited by the number of block RAMs and slices they have. It is important to develop a lightweight simulator of each processor component so that a full-system simulator as a whole fits into an FPGA. In this paper, we focus on a network-on-chip (NoC), which is an intra-chip communication fabric to connect cores and memory controllers. We present Flit-Oriented Lightweight Cycle-accurate network Simulator (FOLCS) that is a NoC simulator running on an FPGA. FOLCS provides a cycle-accurate NoC model with moderate resource requirements. The accuracy is validated by case studies that compare network latency computed by FOLCS and a reference software simulator. The post place-and-route report shows that FOLCS requires less block RAMs than previous methods.