Minimum delay switch for Synchronous TDMA network

H. Nishijima, T. Yakoh
{"title":"Minimum delay switch for Synchronous TDMA network","authors":"H. Nishijima, T. Yakoh","doi":"10.1109/ICCSII.2012.6454540","DOIUrl":null,"url":null,"abstract":"Minimum delay Ethernet switch was designed and implemented to construct Synchronous TDMA network. To minimize packet forwarding delay, a novel signal forwarding technique is introduced. The goal of this paper is realizing smaller delay than previous software based S-TDMA switch. The first point is discussion about some factors of delay and design to reduce them. In general, cut-through switch realizes shorter delay than store and forward switch. The proposed technique can realize shorter delay than cut-through switch in principle. To realize shorter delay, this paper proposed an implementation on FPGA boards. In addition, developing measurement equipment using FPGA and comparison between usual switch are also conducted. Experimental results of implemented hubs showed five times shorter delay and smaller jitter than usual software based implementation and other Ethernet switches. The maximum delay to transmit packet through each implemented switch in this paper was 400ns. This implement achieved low maximum delay of 1744ns and jitter of 40ns in 5-hops network. At the end of this paper, discussion about other delay factors and its affect to S-TDMA performance are also concluded.","PeriodicalId":281140,"journal":{"name":"2012 International Conference on Computer Systems and Industrial Informatics","volume":"51 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 International Conference on Computer Systems and Industrial Informatics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCSII.2012.6454540","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

Minimum delay Ethernet switch was designed and implemented to construct Synchronous TDMA network. To minimize packet forwarding delay, a novel signal forwarding technique is introduced. The goal of this paper is realizing smaller delay than previous software based S-TDMA switch. The first point is discussion about some factors of delay and design to reduce them. In general, cut-through switch realizes shorter delay than store and forward switch. The proposed technique can realize shorter delay than cut-through switch in principle. To realize shorter delay, this paper proposed an implementation on FPGA boards. In addition, developing measurement equipment using FPGA and comparison between usual switch are also conducted. Experimental results of implemented hubs showed five times shorter delay and smaller jitter than usual software based implementation and other Ethernet switches. The maximum delay to transmit packet through each implemented switch in this paper was 400ns. This implement achieved low maximum delay of 1744ns and jitter of 40ns in 5-hops network. At the end of this paper, discussion about other delay factors and its affect to S-TDMA performance are also concluded.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
同步TDMA网络的最小延迟开关
为构建同步TDMA网络,设计并实现了最小时延以太网交换机。为了减少数据包转发延迟,提出了一种新的信号转发技术。本文的目标是实现比以往基于软件的S-TDMA交换机更小的延迟。第一点是讨论延迟的一些因素和设计来减少它们。一般来说,直通开关比存储开关和正向开关实现更短的延迟。该技术在原理上可以实现比直通开关更短的延时。为了实现更短的延迟,本文提出了在FPGA板上的实现。此外,还利用FPGA开发了测量设备,并对常用开关进行了比较。实验结果表明,所实现的集线器比通常的基于软件的实现和其他以太网交换机延迟缩短5倍,抖动更小。本文实现的每个交换机传输数据包的最大延迟为400ns。该实现在5跳网络中实现了1744ns的最大延迟和40ns的最大抖动。本文最后还讨论了其他延迟因素及其对S-TDMA性能的影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
High-speed KATAN ciphers on-a-chip Developing context-dependent service-oriented applications On understanding software quality evolution from a defect perspective: A case study on an open source software system Computers and e-Health: Roles and new applications A systolic-based architecture for a novel reduced-complexity GPS receiver
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1