WCET nested-loop minimization in terms of instruction-level-parallelism

Y. Elloumi, M. Akil, M. Hedi
{"title":"WCET nested-loop minimization in terms of instruction-level-parallelism","authors":"Y. Elloumi, M. Akil, M. Hedi","doi":"10.1109/HPCSim.2015.7237066","DOIUrl":null,"url":null,"abstract":"Several high-performance applications integrate loop bodies, which represent the most critical sections. This aspect brings two challenges. Firstly, the Worst Case Execution Time (WCET) must be determined in order to define the nested loop timing behaviour. Secondly, the challenge consists in raising the parallelism-level to enhance the performance. In particular, the Multidimensional Retiming (MR) is an important optimization approach that offers several instruction-level-parallelism solutions. Despite the fact that full parallelism allows achieving the optimal WCET, it leads to a high growth in processing cores, which is inadequate to embedded real-time implementations. The main idea of this paper consists in driving the parallelism-level rise in terms of WCET development. First, the MR parameters that correspond to the nested loops are extracted. Thereafter, the WCET is formulated in terms of parallelism level rise. Then, an optimization heuristic is proposed which identifies the parallelism level that permits respecting the WCET constraint. Our experiments indicate that the WCET prediction is accurate within an error rate of 8.54%. Second, the optimization heuristic implementations show an average improvement in number of cores of 27.18% compared to full parallel ones.","PeriodicalId":134009,"journal":{"name":"2015 International Conference on High Performance Computing & Simulation (HPCS)","volume":"105 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-07-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on High Performance Computing & Simulation (HPCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/HPCSim.2015.7237066","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Several high-performance applications integrate loop bodies, which represent the most critical sections. This aspect brings two challenges. Firstly, the Worst Case Execution Time (WCET) must be determined in order to define the nested loop timing behaviour. Secondly, the challenge consists in raising the parallelism-level to enhance the performance. In particular, the Multidimensional Retiming (MR) is an important optimization approach that offers several instruction-level-parallelism solutions. Despite the fact that full parallelism allows achieving the optimal WCET, it leads to a high growth in processing cores, which is inadequate to embedded real-time implementations. The main idea of this paper consists in driving the parallelism-level rise in terms of WCET development. First, the MR parameters that correspond to the nested loops are extracted. Thereafter, the WCET is formulated in terms of parallelism level rise. Then, an optimization heuristic is proposed which identifies the parallelism level that permits respecting the WCET constraint. Our experiments indicate that the WCET prediction is accurate within an error rate of 8.54%. Second, the optimization heuristic implementations show an average improvement in number of cores of 27.18% compared to full parallel ones.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于指令级并行性的WCET嵌套循环最小化
几个高性能应用程序集成了代表最关键部分的循环体。这个相位带来了两个挑战。首先,为了定义嵌套循环计时行为,必须确定最坏情况执行时间(WCET)。其次,挑战在于提高并行性水平以提高性能。特别是,多维重定时(MR)是一种重要的优化方法,它提供了几种指令级并行性解决方案。尽管完全并行可以实现最佳的WCET,但它会导致处理内核的高增长,这对于嵌入式实时实现来说是不够的。本文的主要思想在于推动WCET发展的并行性水平的提高。首先,提取与嵌套循环对应的MR参数。然后,从并行度水平上升的角度来制定WCET。然后,提出了一种启发式优化算法,该算法确定了尊重WCET约束所允许的并行度水平。实验表明,WCET预测的准确率在8.54%以内。其次,优化启发式实现与完全并行实现相比,内核数量平均提高了27.18%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Transient performance evaluation of cloud computing applications and dynamic resource control in large-scale distributed systems A security framework for population-scale genomics analysis Deep learning with shallow architecture for image classification A new reality requiers new ecosystems Investigation of DVFS based dynamic reliability management for chip multiprocessors
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1