Hasliza Hassan, K. B. Hwa, S. I. M. Akhball, M.F. Kambas, I. I. Jamaludin
{"title":"Design of Complex Multiplier Using Vedic Mathematics","authors":"Hasliza Hassan, K. B. Hwa, S. I. M. Akhball, M.F. Kambas, I. I. Jamaludin","doi":"10.30880/ijie.2023.15.03.021","DOIUrl":null,"url":null,"abstract":"In this project, a 4x4 multiplier is implemented that utilizes the Urdhava Tiryakbhyam sutra method in Vedic mathematics. This method is applicable in all two decimal number multiplications which offers high speed calculation and improved efficiency. Thus, the design of a 4x4 Vedic-based multiplier is solely aimed at performing faster multiplications and achieving quicker processing speeds than the traditional multipliers. The architecture of the Vedic multiplier consists of four 2x2 multipliers and three adders of different bit sizes that are assembled using the Wallace tree implementation. The coding for the multipliers and adders is written in Verilog Hardware Description Language (HDL) in the Quartus Prime 17 Software. Functional simulation is then carried out to ensure that the Vedic multiplier performs the accurate multiplication operations, while the Verilog Compiled Simulator is employed to compile and simulate the multiplier design. Following this, the Design Compiler (DC) and Integrated Circuit Compiler (ICC) command scripts are then composed to allow the logic and physical synthesis to be performed on the Vedic and traditional multipliers. From there, the performance level of both these multipliers are assessed through reference to several key parameters such as timing, area, power consumption, overflow percentage and congestion statistics. Based on the results obtained in the synthesis process, the Vedic multiplier possesses faster operational speed than the traditional multiplier (due to a shorter processing time), butultimately exhibits a greater power consumption and wider area coverage.","PeriodicalId":14189,"journal":{"name":"International Journal of Integrated Engineering","volume":"143 1","pages":"0"},"PeriodicalIF":0.4000,"publicationDate":"2023-07-31","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Integrated Engineering","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.30880/ijie.2023.15.03.021","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"ENGINEERING, MULTIDISCIPLINARY","Score":null,"Total":0}
引用次数: 0
Abstract
In this project, a 4x4 multiplier is implemented that utilizes the Urdhava Tiryakbhyam sutra method in Vedic mathematics. This method is applicable in all two decimal number multiplications which offers high speed calculation and improved efficiency. Thus, the design of a 4x4 Vedic-based multiplier is solely aimed at performing faster multiplications and achieving quicker processing speeds than the traditional multipliers. The architecture of the Vedic multiplier consists of four 2x2 multipliers and three adders of different bit sizes that are assembled using the Wallace tree implementation. The coding for the multipliers and adders is written in Verilog Hardware Description Language (HDL) in the Quartus Prime 17 Software. Functional simulation is then carried out to ensure that the Vedic multiplier performs the accurate multiplication operations, while the Verilog Compiled Simulator is employed to compile and simulate the multiplier design. Following this, the Design Compiler (DC) and Integrated Circuit Compiler (ICC) command scripts are then composed to allow the logic and physical synthesis to be performed on the Vedic and traditional multipliers. From there, the performance level of both these multipliers are assessed through reference to several key parameters such as timing, area, power consumption, overflow percentage and congestion statistics. Based on the results obtained in the synthesis process, the Vedic multiplier possesses faster operational speed than the traditional multiplier (due to a shorter processing time), butultimately exhibits a greater power consumption and wider area coverage.
在这个项目中,利用吠陀数学中的Urdhava Tiryakbhyam经方法实现了4x4倍增器。该方法适用于所有的二十进制数乘法,计算速度快,提高了运算效率。因此,基于vedic的4x4乘法器的设计仅仅是为了执行比传统乘法器更快的乘法和实现更快的处理速度。吠陀乘法器的架构由四个2x2乘法器和三个不同位大小的加法器组成,这些加法器使用华莱士树实现组装。乘法器和加法器的编码是在Quartus Prime 17软件中用Verilog硬件描述语言(HDL)编写的。然后进行功能仿真,以确保吠陀乘法器执行准确的乘法运算,同时使用Verilog编译模拟器对乘法器设计进行编译和仿真。在此之后,设计编译器(DC)和集成电路编译器(ICC)命令脚本被组成,以允许在吠陀和传统乘数器上执行逻辑和物理合成。在此基础上,通过参考几个关键参数(如时间、面积、功耗、溢出百分比和拥塞统计数据)来评估这两个乘法器的性能水平。根据合成过程中获得的结果,吠陀乘法器比传统乘法器具有更快的运算速度(由于处理时间更短),但最终表现出更大的功耗和更广的覆盖范围。
期刊介绍:
The International Journal of Integrated Engineering (IJIE) is a single blind peer reviewed journal which publishes 3 times a year since 2009. The journal is dedicated to various issues focusing on 3 different fields which are:- Civil and Environmental Engineering. Original contributions for civil and environmental engineering related practices will be publishing under this category and as the nucleus of the journal contents. The journal publishes a wide range of research and application papers which describe laboratory and numerical investigations or report on full scale projects. Electrical and Electronic Engineering. It stands as a international medium for the publication of original papers concerned with the electrical and electronic engineering. The journal aims to present to the international community important results of work in this field, whether in the form of research, development, application or design. Mechanical, Materials and Manufacturing Engineering. It is a platform for the publication and dissemination of original work which contributes to the understanding of the main disciplines underpinning the mechanical, materials and manufacturing engineering. Original contributions giving insight into engineering practices related to mechanical, materials and manufacturing engineering form the core of the journal contents.