Design of Multi-bit Pulsed Latches with Scan Input in CMOS ONK65 Technology

IF 0.5 4区 工程技术 Q4 ENGINEERING, ELECTRICAL & ELECTRONIC Radioengineering Pub Date : 2023-12-01 DOI:10.13164/re.2023.0557
V. Kral
{"title":"Design of Multi-bit Pulsed Latches with Scan Input in CMOS ONK65 Technology","authors":"V. Kral","doi":"10.13164/re.2023.0557","DOIUrl":null,"url":null,"abstract":". This paper presents a new multi-bit pulse latch design that places innovative emphasis on the integration of scan input for automatic test pattern generation (ATPG). Two different designs have been developed in ONK65 technology (65 nm process): the first with standard threshold voltage (SVT) tailored for consumer products and the second with high threshold voltage (HVT) for automotive, each addressing specific aspects of process, voltage, and temperature (PVT). Multi-bit pulse latches offer a more efficient alternative to multi-bit flip-flop circuits and promise significant power and area savings. However, the efficiency of these latches depends on the technology, library type and customer requirements. A multi-bit pulse latch consists of a pulse generator and a pulsed latch. Each component is carefully designed for its specific purpose and the most appropriate topology is selected. Furthermore, the paper serves as a comprehensive guide to the design of low-power digital cells. It rethinks the topology design approach by emphasizing the scan input and presents simulation results for both components of the multi-bit pulse latch, highlighting their advantages. The results show that a less strict PVT offers greater benefits than a strict PVT.","PeriodicalId":54514,"journal":{"name":"Radioengineering","volume":null,"pages":null},"PeriodicalIF":0.5000,"publicationDate":"2023-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Radioengineering","FirstCategoryId":"5","ListUrlMain":"https://doi.org/10.13164/re.2023.0557","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

Abstract

. This paper presents a new multi-bit pulse latch design that places innovative emphasis on the integration of scan input for automatic test pattern generation (ATPG). Two different designs have been developed in ONK65 technology (65 nm process): the first with standard threshold voltage (SVT) tailored for consumer products and the second with high threshold voltage (HVT) for automotive, each addressing specific aspects of process, voltage, and temperature (PVT). Multi-bit pulse latches offer a more efficient alternative to multi-bit flip-flop circuits and promise significant power and area savings. However, the efficiency of these latches depends on the technology, library type and customer requirements. A multi-bit pulse latch consists of a pulse generator and a pulsed latch. Each component is carefully designed for its specific purpose and the most appropriate topology is selected. Furthermore, the paper serves as a comprehensive guide to the design of low-power digital cells. It rethinks the topology design approach by emphasizing the scan input and presents simulation results for both components of the multi-bit pulse latch, highlighting their advantages. The results show that a less strict PVT offers greater benefits than a strict PVT.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
采用 CMOS ONK65 技术设计带扫描输入的多位脉冲锁存器
. 本文提出了一种新的多比特脉冲锁存器设计,创新地强调了自动测试图生成(ATPG)中扫描输入的集成。采用ONK65技术(65纳米工艺)开发了两种不同的设计:第一种是为消费产品量身定制的标准阈值电压(SVT),第二种是为汽车定制的高阈值电压(HVT),每种设计都针对工艺、电压和温度(PVT)的特定方面。多比特脉冲锁存器为多比特触发器电路提供了更有效的替代方案,并承诺显著节省功率和面积。然而,这些锁存器的效率取决于技术、图书馆类型和客户要求。多比特脉冲锁存器由脉冲发生器和脉冲锁存器组成。每个组件都是针对其特定用途精心设计的,并选择了最合适的拓扑结构。并对低功耗数字小区的设计提供了全面的指导。以扫描输入为重点,重新思考了拓扑设计方法,并给出了多比特脉冲锁存器两部分的仿真结果,突出了它们的优点。结果表明,较不严格的PVT比严格的PVT提供更大的好处。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
Radioengineering
Radioengineering 工程技术-工程:电子与电气
CiteScore
2.00
自引率
9.10%
发文量
0
审稿时长
5.7 months
期刊介绍: Since 1992, the Radioengineering Journal has been publishing original scientific and engineering papers from the area of wireless communication and application of wireless technologies. The submitted papers are expected to deal with electromagnetics (antennas, propagation, microwaves), signals, circuits, optics and related fields. Each issue of the Radioengineering Journal is started by a feature article. Feature articles are organized by members of the Editorial Board to present the latest development in the selected areas of radio engineering. The Radioengineering Journal makes a maximum effort to publish submitted papers as quickly as possible. The first round of reviews should be completed within two months. Then, authors are expected to improve their manuscript within one month. If substantial changes are recommended and further reviews are requested by the reviewers, the publication time is prolonged.
期刊最新文献
Test Evaluation Method for Second-order Intermodulation False Alarm Interference Performance of the User in the TDD NOMA Cellular Networks Enabling FFR An Intelligent Denoising Method for Jamming Pattern Recognition under Noisy Conditions Reconstruction of Mixed Boundary Objects and Classification Using Deep Learning and Linear Sampling Method Coverless Steganography Based on Low Similarity Feature Selection in DCT Domain
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1