Investigation on the Degradation Mechanism of Si/SiC Cascode Device Under Repetitive Short-Circuit Tests

IF 5 Q1 ENGINEERING, ELECTRICAL & ELECTRONIC IEEE open journal of power electronics Pub Date : 2024-02-27 DOI:10.1109/OJPEL.2024.3370712
Qiusheng Zhang;Hangzhi Liu;Yuming Zhou
{"title":"Investigation on the Degradation Mechanism of Si/SiC Cascode Device Under Repetitive Short-Circuit Tests","authors":"Qiusheng Zhang;Hangzhi Liu;Yuming Zhou","doi":"10.1109/OJPEL.2024.3370712","DOIUrl":null,"url":null,"abstract":"The Si/SiC Cascode device has been widely accepted in various applications, however, its reliability issue still remains a major concern and needs to be extensively investigated. In this paper, the degradation of a 750 V Si/SiC Cascode device under repetitive short-circuit (SC) tests is investigated at 400 V DC-link voltage. Static and dynamic characteristics are measured before and after the repetitive SC cycles. As the SC cycle increases, the degradation of the device becomes gradually significant. By linking changes in electrical properties to metallization degradation, the physical mechanism of device degradation has been uncovered in depth. Experimental results show that the continuous stress under repetitive SC cycle leads to an increase in the on-state resistance of Si/SiC Cascode device. Finite-element-model (FEM) simulations show that due to the pad current crowding in the source region, the source Al metallization temperature of the SiC JFET rapidly increases to the melting point and undergoes reconstruction, resulting in a significant increase in the source Al metallization resistance. In addition, it is found by scanning electron microscopy (SEM) that the gate metal aluminum of SiC JFET chip also undergoes reconstruction, which is the reason for the degradation of the dynamic characteristics. The research in this paper will provide useful evidences for device manufactures to design Si/SiC Cascode device with high reliability.","PeriodicalId":93182,"journal":{"name":"IEEE open journal of power electronics","volume":null,"pages":null},"PeriodicalIF":5.0000,"publicationDate":"2024-02-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=10449481","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE open journal of power electronics","FirstCategoryId":"1085","ListUrlMain":"https://ieeexplore.ieee.org/document/10449481/","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q1","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

Abstract

The Si/SiC Cascode device has been widely accepted in various applications, however, its reliability issue still remains a major concern and needs to be extensively investigated. In this paper, the degradation of a 750 V Si/SiC Cascode device under repetitive short-circuit (SC) tests is investigated at 400 V DC-link voltage. Static and dynamic characteristics are measured before and after the repetitive SC cycles. As the SC cycle increases, the degradation of the device becomes gradually significant. By linking changes in electrical properties to metallization degradation, the physical mechanism of device degradation has been uncovered in depth. Experimental results show that the continuous stress under repetitive SC cycle leads to an increase in the on-state resistance of Si/SiC Cascode device. Finite-element-model (FEM) simulations show that due to the pad current crowding in the source region, the source Al metallization temperature of the SiC JFET rapidly increases to the melting point and undergoes reconstruction, resulting in a significant increase in the source Al metallization resistance. In addition, it is found by scanning electron microscopy (SEM) that the gate metal aluminum of SiC JFET chip also undergoes reconstruction, which is the reason for the degradation of the dynamic characteristics. The research in this paper will provide useful evidences for device manufactures to design Si/SiC Cascode device with high reliability.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
重复短路测试下硅/碳化硅级联器件的退化机理研究
硅/碳化硅级联器件在各种应用中已被广泛接受,但其可靠性问题仍是一个主要问题,需要进行广泛研究。本文研究了在 400 V 直流链路电压下,750 V Si/SiC 级联器件在重复短路(SC)测试中的劣化情况。在重复短路周期前后测量了静态和动态特性。随着 SC 周期的增加,器件的劣化逐渐显著。通过将电特性变化与金属化退化联系起来,深入揭示了器件退化的物理机制。实验结果表明,重复 SC 循环下的持续应力会导致 Si/SiC 级联器件的导通电阻增加。有限元模型(FEM)仿真显示,由于源极区域的焊盘电流拥挤,SiC JFET 的源极铝金属化温度迅速升高至熔点并发生重构,导致源极铝金属化电阻显著增加。此外,通过扫描电子显微镜(SEM)发现,SiC JFET 芯片的栅极金属铝也发生了重构,这是动态特性下降的原因。本文的研究将为器件制造商设计具有高可靠性的 Si/SiC 级联器件提供有用的证据。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
CiteScore
8.60
自引率
0.00%
发文量
0
审稿时长
8 weeks
期刊最新文献
Low Frequency versus High Frequency PWM in Medium Voltage, High Power, Higher Level Inverters: THD, Harmonic Filtering, and Efficiency Comparison Reliability Enhancement of Isolated Full-Bridge DC-DC Power Converter for Fast Charging of Electric Vehicles Constant-Parameter Average-Value Model of Power-Electronic Voltage-Source Converters With Direct Interface in Electromagnetic Transient Simulators A Novel Reduced-Order Modeling Approach of a Grid-Tied Hybrid Photovoltaic–Wind Turbine–Battery Energy Storage System for Dynamic Stability Analysis Ultra-High Gain Quadratic DC-DC Topology Using Two-winding Coupled Inductors with Voltage Multiplier Cells
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1