A PLL‐less grid‐tied three‐phase multilevel inverter with reduced device count and LCL filter

IF 1.8 3区 工程技术 Q3 ENGINEERING, ELECTRICAL & ELECTRONIC International Journal of Circuit Theory and Applications Pub Date : 2024-07-27 DOI:10.1002/cta.4170
Rohit Kumar, Madhuri Avinash Chaudhari, Pradyumn Chaturvedi, Sharat Chandra Choube
{"title":"A PLL‐less grid‐tied three‐phase multilevel inverter with reduced device count and LCL filter","authors":"Rohit Kumar, Madhuri Avinash Chaudhari, Pradyumn Chaturvedi, Sharat Chandra Choube","doi":"10.1002/cta.4170","DOIUrl":null,"url":null,"abstract":"This paper introduces a novel three‐phase grid‐tied multilevel inverter (MLI) topology that employs a basic unit per phase, yielding a symmetrical configuration capable of generating five‐level output voltage and an asymmetrical configuration producing seven‐level and nine‐level output voltages. The generalization of the proposed MLI is presented in terms of the number of modules (<jats:italic>M</jats:italic>) and output levels (<jats:italic>L</jats:italic>). A comprehensive comparative analysis of the proposed MLI topology against existing configurations is presented for both symmetric and asymmetric cases. The switching devices in the MLI are controlled using the in‐phase disposition level shift PWM (IPD‐LSPWM) technique. The synchronization of the grid‐tied MLI is addressed by considering the uncertainties in grid and load parameters at the point of common coupling (PCC). To achieve synchronization, a PLL‐less grid voltage‐ modulated direct power control (GVM‐DPC) technique is implemented. To mitigate the delay associated with PLL, a GVM‐DPC based on the stationary reference frame (SRF) is applied. This paper also includes mathematical modelling of GVM‐DPC without PLL and the design of an LCL filter. A simulation model of a 15‐kVA, three‐phase, nine‐level grid‐tied MLI is developed in MATLAB/Simulink and tested under both steady‐state and dynamic conditions. The proposed controller's performance is evaluated under the load variations and sudden changes in available power from the distributed generator (DG). Robustness is tested under adverse conditions such as voltage sag/swell at the PCC. Furthermore, the system is implemented in the OPAL‐RT OP4510 real‐time simulator, and the results are validated to confirm the effectiveness and robustness of the proposed grid‐tied MLI.","PeriodicalId":13874,"journal":{"name":"International Journal of Circuit Theory and Applications","volume":null,"pages":null},"PeriodicalIF":1.8000,"publicationDate":"2024-07-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Circuit Theory and Applications","FirstCategoryId":"5","ListUrlMain":"https://doi.org/10.1002/cta.4170","RegionNum":3,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

Abstract

This paper introduces a novel three‐phase grid‐tied multilevel inverter (MLI) topology that employs a basic unit per phase, yielding a symmetrical configuration capable of generating five‐level output voltage and an asymmetrical configuration producing seven‐level and nine‐level output voltages. The generalization of the proposed MLI is presented in terms of the number of modules (M) and output levels (L). A comprehensive comparative analysis of the proposed MLI topology against existing configurations is presented for both symmetric and asymmetric cases. The switching devices in the MLI are controlled using the in‐phase disposition level shift PWM (IPD‐LSPWM) technique. The synchronization of the grid‐tied MLI is addressed by considering the uncertainties in grid and load parameters at the point of common coupling (PCC). To achieve synchronization, a PLL‐less grid voltage‐ modulated direct power control (GVM‐DPC) technique is implemented. To mitigate the delay associated with PLL, a GVM‐DPC based on the stationary reference frame (SRF) is applied. This paper also includes mathematical modelling of GVM‐DPC without PLL and the design of an LCL filter. A simulation model of a 15‐kVA, three‐phase, nine‐level grid‐tied MLI is developed in MATLAB/Simulink and tested under both steady‐state and dynamic conditions. The proposed controller's performance is evaluated under the load variations and sudden changes in available power from the distributed generator (DG). Robustness is tested under adverse conditions such as voltage sag/swell at the PCC. Furthermore, the system is implemented in the OPAL‐RT OP4510 real‐time simulator, and the results are validated to confirm the effectiveness and robustness of the proposed grid‐tied MLI.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
减少器件数量和 LCL 滤波器的无 PLL 并网三相多电平逆变器
本文介绍了一种新颖的三相并网多级逆变器(MLI)拓扑结构,该拓扑结构每相采用一个基本单元,对称配置可产生五级输出电压,非对称配置可产生七级和九级输出电压。本文从模块数量(M)和输出电平(L)两个方面介绍了拟议 MLI 的通用性。针对对称和非对称情况,对所提出的 MLI 拓扑与现有配置进行了全面的比较分析。MLI 中的开关设备采用同相配置电平移动 PWM(IPD-LSPWM)技术进行控制。考虑到共同耦合点 (PCC) 上电网和负载参数的不确定性,解决了并网 MLI 的同步问题。为实现同步,采用了无 PLL 电网电压调制直接功率控制 (GVM-DPC) 技术。为减少与 PLL 相关的延迟,采用了基于静态参考帧 (SRF) 的 GVM-DPC。本文还包括不带 PLL 的 GVM-DPC 的数学建模和 LCL 滤波器的设计。在 MATLAB/Simulink 中开发了一个 15 千伏安、三相、九级并网 MLI 的仿真模型,并在稳态和动态条件下进行了测试。在负载变化和分布式发电机(DG)可用功率突然变化的情况下,对所提出控制器的性能进行了评估。在 PCC 电压骤降/骤升等不利条件下对鲁棒性进行了测试。此外,还在 OPAL-RT OP4510 实时模拟器中实现了该系统,并对结果进行了验证,以确认所提议的并网多路复用器的有效性和鲁棒性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
International Journal of Circuit Theory and Applications
International Journal of Circuit Theory and Applications 工程技术-工程:电子与电气
CiteScore
3.60
自引率
34.80%
发文量
277
审稿时长
4.5 months
期刊介绍: The scope of the Journal comprises all aspects of the theory and design of analog and digital circuits together with the application of the ideas and techniques of circuit theory in other fields of science and engineering. Examples of the areas covered include: Fundamental Circuit Theory together with its mathematical and computational aspects; Circuit modeling of devices; Synthesis and design of filters and active circuits; Neural networks; Nonlinear and chaotic circuits; Signal processing and VLSI; Distributed, switched and digital circuits; Power electronics; Solid state devices. Contributions to CAD and simulation are welcome.
期刊最新文献
Issue Information Issue Information Lightweight High‐Throughput TRNG Based on Single‐Node Boolean Chaotic Structure Varactor‐tuned bandpass filter using a microstrip stepped‐impedance combline filter and a new J‐inverter A Compact Implementation of Shadow on an IoT Processor
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1