Nonlinearity-Induced Spur Analysis in Fractional-N Synthesizers With ΔΣ Quantization Cancellation

Yizhe Hu;Weichen Tao;Robert Bogdan Staszewski
{"title":"Nonlinearity-Induced Spur Analysis in Fractional-N Synthesizers With ΔΣ Quantization Cancellation","authors":"Yizhe Hu;Weichen Tao;Robert Bogdan Staszewski","doi":"10.1109/OJSSCS.2024.3476035","DOIUrl":null,"url":null,"abstract":"A fractional-N frequency synthesizer with low total jitter [e.g., <50fsrms,> <tex-math>$(\\Delta \\Sigma )$ </tex-math></inline-formula>\n quantization cancellation using a digital-to-time converter (DTC) (and more recently, DACs) have demonstrated low-jitter performance and are well understood in terms of PN, their spur mechanisms still lack a comprehensive quantitative analysis. In this article, we present a unified theoretical framework for spur analysis, based on the time-domain characteristics of spurs, addressing both instantaneous phase modulation and frequency modulation mechanisms. This approach serves as a thorough guide for choosing a low-jitter fractional-N architecture, considering the integral nonlinearity (INL) shaping of DTCs (or DACs) under the control of either a first- or second-order \n<inline-formula> <tex-math>$\\Delta \\Sigma $ </tex-math></inline-formula>\n modulator (DSM). The framework also extends to reference spurs in both charge-pump PLLs (CP-PLLs) and injection-locked synthesizers. The analytical results of spurs are numerically verified through time-domain behavioral simulations and further validated by experimental results from the literature, thereby demonstrating their effectiveness.","PeriodicalId":100633,"journal":{"name":"IEEE Open Journal of the Solid-State Circuits Society","volume":"4 ","pages":"226-237"},"PeriodicalIF":0.0000,"publicationDate":"2024-10-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=10707313","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Open Journal of the Solid-State Circuits Society","FirstCategoryId":"1085","ListUrlMain":"https://ieeexplore.ieee.org/document/10707313/","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A fractional-N frequency synthesizer with low total jitter [e.g., <50fsrms,> $(\Delta \Sigma )$ quantization cancellation using a digital-to-time converter (DTC) (and more recently, DACs) have demonstrated low-jitter performance and are well understood in terms of PN, their spur mechanisms still lack a comprehensive quantitative analysis. In this article, we present a unified theoretical framework for spur analysis, based on the time-domain characteristics of spurs, addressing both instantaneous phase modulation and frequency modulation mechanisms. This approach serves as a thorough guide for choosing a low-jitter fractional-N architecture, considering the integral nonlinearity (INL) shaping of DTCs (or DACs) under the control of either a first- or second-order $\Delta \Sigma $ modulator (DSM). The framework also extends to reference spurs in both charge-pump PLLs (CP-PLLs) and injection-locked synthesizers. The analytical results of spurs are numerically verified through time-domain behavioral simulations and further validated by experimental results from the literature, thereby demonstrating their effectiveness.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
具有ΔΣ量化抵消的分数- n合成器中的非线性诱导杂散分析
具有低总抖动的分数n频率合成器[例如,$(\Delta \Sigma )$使用数字-时间转换器(DTC)的量化抵消(以及最近的dac)已经证明了低抖动性能,并且在PN方面得到了很好的理解,但它们的激励机制仍然缺乏全面的定量分析。在本文中,我们提出了一个统一的理论框架来分析杂散,基于杂散的时域特性,解决了瞬时相位调制和频率调制机制。考虑到dtc(或dac)在一阶或二阶$\Delta \Sigma $调制器(DSM)控制下的积分非线性(INL)整形,这种方法可以作为选择低抖动分数n结构的彻底指南。该框架还扩展到电荷泵锁相环(cp - pll)和注入锁定合成器中的参考杂散。通过时域行为模拟对马刺的分析结果进行了数值验证,并通过文献中的实验结果进一步验证了马刺的分析结果,从而证明了马刺的有效性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Editorial Special Section on High-Performance Frequency Synthesizers SRAM and Mixed-Signal Logic With Noise Immunity in 3-nm Nano-Sheet Technology How to Design a Differential CMOS LC Oscillator A 70-MHz Bandwidth Time-Interleaved Noise-Shaping SAR-Assisted Delta-Sigma ADC With Digital Cross-Coupling in 28-nm CMOS Timing-Skew Calibration Techniques in Time-Interleaved ADCs
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1