A 0.35–0.5-V 0.0136-mm² 12 -MHz Digital Frequency-Locked Loop With 1.06%/V Line Sensitivity in 65-nm CMOS

IF 4.9 2区 工程技术 Q2 ENGINEERING, ELECTRICAL & ELECTRONIC IEEE Transactions on Circuits and Systems II: Express Briefs Pub Date : 2025-01-20 DOI:10.1109/TCSII.2025.3531710
Dan Shi;Ka-Meng Lei;Rui P. Martins;Pui-In Mak
{"title":"A 0.35–0.5-V 0.0136-mm² 12 -MHz Digital Frequency-Locked Loop With 1.06%/V Line Sensitivity in 65-nm CMOS","authors":"Dan Shi;Ka-Meng Lei;Rui P. Martins;Pui-In Mak","doi":"10.1109/TCSII.2025.3531710","DOIUrl":null,"url":null,"abstract":"This brief presents a fully integrated sub-0.5 V digital frequency-locked loop (DFLL) incorporating a clock-boosting RC network to secure frequency accuracy under ultra-low voltage (ULV) operation. It embodies 3 key features: 1) a clock-boosting RC network with a time constant <inline-formula> <tex-math>$\\tau $ </tex-math></inline-formula> = RC to set the nominal frequency, 2) a dynamic tail-boosted comparator with offset background calibration to facilitate operation in ULV regime, and 3) a hybrid digital-controlled oscillator (DCO) with resolution enhancement to uphold the frequency stability. Fabricated in 65-nm CMOS, the DFLL features a compact footprint of 0.0136 mm2 and consumes <inline-formula> <tex-math>$5.7~\\mu $ </tex-math></inline-formula> W under 0.35 V at room temperature. It achieves a line sensitivity of 1.06%/V across 0.35 to 0.5 V, and a frequency inaccuracy of 176 ppm/°C between −30 and 120 ° C. Benefitting from the offset calibration technique to reduce the inband noise, the DFLL demonstrates outstanding jitter <inline-formula> <tex-math>$Fo{\\mathrm { M}}_{\\mathrm { Jitter}}$ </tex-math></inline-formula> of −224.5 dB and Allan deviation floor of <5 ppm, showcasing exceptional frequency stability.","PeriodicalId":13101,"journal":{"name":"IEEE Transactions on Circuits and Systems II: Express Briefs","volume":"72 3","pages":"459-463"},"PeriodicalIF":4.9000,"publicationDate":"2025-01-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Transactions on Circuits and Systems II: Express Briefs","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10845838/","RegionNum":2,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

Abstract

This brief presents a fully integrated sub-0.5 V digital frequency-locked loop (DFLL) incorporating a clock-boosting RC network to secure frequency accuracy under ultra-low voltage (ULV) operation. It embodies 3 key features: 1) a clock-boosting RC network with a time constant $\tau $ = RC to set the nominal frequency, 2) a dynamic tail-boosted comparator with offset background calibration to facilitate operation in ULV regime, and 3) a hybrid digital-controlled oscillator (DCO) with resolution enhancement to uphold the frequency stability. Fabricated in 65-nm CMOS, the DFLL features a compact footprint of 0.0136 mm2 and consumes $5.7~\mu $ W under 0.35 V at room temperature. It achieves a line sensitivity of 1.06%/V across 0.35 to 0.5 V, and a frequency inaccuracy of 176 ppm/°C between −30 and 120 ° C. Benefitting from the offset calibration technique to reduce the inband noise, the DFLL demonstrates outstanding jitter $Fo{\mathrm { M}}_{\mathrm { Jitter}}$ of −224.5 dB and Allan deviation floor of <5 ppm, showcasing exceptional frequency stability.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一个0.35 - 0.5 V 0.0136-mm²12 -MHz数字锁频环路,线路灵敏度为1.06%/V
本简报介绍了一个完全集成的0.5 V以下数字锁频环(dll),其中包含一个时钟增强RC网络,以确保超低电压(ULV)操作下的频率精度。它包含3个主要特点:1)时钟增强RC网络,时间常数$\tau $ = RC设置标称频率,2)带有偏移背景校准的动态尾增强比较器,以方便在超低电压状态下运行,3)具有分辨率增强的混合数字控制振荡器(DCO),以保持频率稳定性。dll采用65纳米CMOS制造,占地面积为0.0136 mm2,在室温下0.35 V下功耗为$5.7~\mu $ W。它达到1.06的线灵敏度%/V across 0.35 to 0.5 V, and a frequency inaccuracy of 176 ppm/°C between −30 and 120 ° C. Benefitting from the offset calibration technique to reduce the inband noise, the DFLL demonstrates outstanding jitter $Fo{\mathrm { M}}_{\mathrm { Jitter}}$ of −224.5 dB and Allan deviation floor of <5 ppm, showcasing exceptional frequency stability.
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
IEEE Transactions on Circuits and Systems II: Express Briefs
IEEE Transactions on Circuits and Systems II: Express Briefs 工程技术-工程:电子与电气
CiteScore
7.90
自引率
20.50%
发文量
883
审稿时长
3.0 months
期刊介绍: TCAS II publishes brief papers in the field specified by the theory, analysis, design, and practical implementations of circuits, and the application of circuit techniques to systems and to signal processing. Included is the whole spectrum from basic scientific theory to industrial applications. The field of interest covered includes: Circuits: Analog, Digital and Mixed Signal Circuits and Systems Nonlinear Circuits and Systems, Integrated Sensors, MEMS and Systems on Chip, Nanoscale Circuits and Systems, Optoelectronic Circuits and Systems, Power Electronics and Systems Software for Analog-and-Logic Circuits and Systems Control aspects of Circuits and Systems.
期刊最新文献
Accurate Threshold Voltage Prediction Control for Charge-Controlled LLC Converters in Two-Stage Single-Phase Rectifiers Bidirectional T-Type Resonant Converter With Four-Level-Waveform-Based FHSM IEEE Circuits and Systems Society Information EA-HWP: An Efficient CNN/SNN Accelerator With Hybrid Weight Precision SiC-Based High-Gain Quadratic Boost Converter With Continuous Input Current for Renewable Energy Applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1