Optimization of 1-µm gate length InGaAs-InAlAs pHEMT

IF 0.7 4区 工程技术 Q4 ENGINEERING, ELECTRICAL & ELECTRONIC Microelectronics International Pub Date : 2022-10-11 DOI:10.1108/mi-03-2022-0044
Naeem Islam, Nur Syahadah Yusof, Mohamed Fauzi Packeer Mohamed, Syamsul M., Muhammad Firdaus Akbar Jalaludin Khan, N. Ghazali, M. Hairi
{"title":"Optimization of 1-µm gate length InGaAs-InAlAs pHEMT","authors":"Naeem Islam, Nur Syahadah Yusof, Mohamed Fauzi Packeer Mohamed, Syamsul M., Muhammad Firdaus Akbar Jalaludin Khan, N. Ghazali, M. Hairi","doi":"10.1108/mi-03-2022-0044","DOIUrl":null,"url":null,"abstract":"\nPurpose\nThe purpose of this study is to demonstrate a pseudomorphic High Electron Mobility Transistor (pHEMT) cutoff frequency (fT) and maximum oscillation frequency (fmax) are determined by the role of its gate length (Lg). Theoretically, to obtain an Lg of 1 µm, the gate’s resist opening must be 1 µm wide. However, after the coat-expose-develop (C-E-D) process, the Lg became 13% larger after metal evaporation. This enlargement is due to both resist thickness and its profile.\n\n\nDesign/methodology/approach\nThis research aims to optimize the 1-µm Lg InGaAs-InAlAs pHEMT C-E-D process, where the diluted AZ®nLOF™ 2070 resist with AZ® EBR solvent technique has been used to solve the Lg enlargement problem. The dilution theoretically allows the changing of a resist thickness to different film thickness using the same coating parameters. Here, for getting a new resist, which is simply called AZ 0.5 µm, the experiment’s important parameters such as the coater’s spin speed of 3,000 rpm and soft bake at 110°C for 5 min are executed.\n\n\nFindings\nThe newly mixed AZ 0.5 µm resist has presented a high resolution and undercut profile rather than standard AZ 1 µm resist. Hence, the Lg metallization after using AZ 0.5 µm optimized process showed better results than AZ 1 µm which used the standard process.\n\n\nOriginality/value\nThe outcome of the optimization has reached that it is possible to get a nearly sub-µm range gate’s opening using a diluted resist, and at the same time retaining a high resolution and undercut profile.\n","PeriodicalId":49817,"journal":{"name":"Microelectronics International","volume":null,"pages":null},"PeriodicalIF":0.7000,"publicationDate":"2022-10-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Microelectronics International","FirstCategoryId":"5","ListUrlMain":"https://doi.org/10.1108/mi-03-2022-0044","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

Abstract

Purpose The purpose of this study is to demonstrate a pseudomorphic High Electron Mobility Transistor (pHEMT) cutoff frequency (fT) and maximum oscillation frequency (fmax) are determined by the role of its gate length (Lg). Theoretically, to obtain an Lg of 1 µm, the gate’s resist opening must be 1 µm wide. However, after the coat-expose-develop (C-E-D) process, the Lg became 13% larger after metal evaporation. This enlargement is due to both resist thickness and its profile. Design/methodology/approach This research aims to optimize the 1-µm Lg InGaAs-InAlAs pHEMT C-E-D process, where the diluted AZ®nLOF™ 2070 resist with AZ® EBR solvent technique has been used to solve the Lg enlargement problem. The dilution theoretically allows the changing of a resist thickness to different film thickness using the same coating parameters. Here, for getting a new resist, which is simply called AZ 0.5 µm, the experiment’s important parameters such as the coater’s spin speed of 3,000 rpm and soft bake at 110°C for 5 min are executed. Findings The newly mixed AZ 0.5 µm resist has presented a high resolution and undercut profile rather than standard AZ 1 µm resist. Hence, the Lg metallization after using AZ 0.5 µm optimized process showed better results than AZ 1 µm which used the standard process. Originality/value The outcome of the optimization has reached that it is possible to get a nearly sub-µm range gate’s opening using a diluted resist, and at the same time retaining a high resolution and undercut profile.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
1µm栅极长度InGaAs-InAlAs pHEMT的优化
本研究的目的是证明伪晶高电子迁移率晶体管(pHEMT)的截止频率(fT)和最大振荡频率(fmax)是由其栅极长度(Lg)的作用决定的。理论上,为了获得1 μ m的Lg,栅极的电阻开口必须为1 μ m宽。然而,经过涂层曝光显影(C-E-D)工艺后,金属蒸发后Lg增大了13%。这种增大是由于抗蚀剂的厚度和它的轮廓。本研究旨在优化1 μ m Lg InGaAs-InAlAs pHEMT C-E-D工艺,其中使用稀释的AZ®nLOF™2070抗蚀剂与AZ®EBR溶剂技术来解决Lg放大问题。稀释理论上允许使用相同的涂层参数改变抗蚀剂厚度到不同的薄膜厚度。在这里,为了获得新的抗蚀剂,简称az0.5µm,实验的重要参数,如涂布机的旋转速度为3,000 rpm和在110°C下软烘烤5分钟。新混合的az0.5µm抗蚀剂具有高分辨率和凹边轮廓,而不是标准的az1µm抗蚀剂。因此,采用az0.5µm优化工艺后的Lg金属化效果优于采用az1µm标准工艺的Lg金属化效果。原创性/价值优化的结果已经达到,可以使用稀释的抗蚀剂获得近亚微米范围的栅极开口,同时保持高分辨率和凹边轮廓。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
Microelectronics International
Microelectronics International 工程技术-材料科学:综合
CiteScore
1.90
自引率
9.10%
发文量
28
审稿时长
>12 weeks
期刊介绍: Microelectronics International provides an authoritative, international and independent forum for the critical evaluation and dissemination of research and development, applications, processes and current practices relating to advanced packaging, micro-circuit engineering, interconnection, semiconductor technology and systems engineering. It represents a current, comprehensive and practical information tool. The Editor, Dr John Atkinson, welcomes contributions to the journal including technical papers, research papers, case studies and review papers for publication. Please view the Author Guidelines for further details. Microelectronics International comprises a multi-disciplinary study of the key technologies and related issues associated with the design, manufacture, assembly and various applications of miniaturized electronic devices and advanced packages. Among the broad range of topics covered are: • Advanced packaging • Ceramics • Chip attachment • Chip on board (COB) • Chip scale packaging • Flexible substrates • MEMS • Micro-circuit technology • Microelectronic materials • Multichip modules (MCMs) • Organic/polymer electronics • Printed electronics • Semiconductor technology • Solid state sensors • Thermal management • Thick/thin film technology • Wafer scale processing.
期刊最新文献
Study of the electronic transport performance of ZnO-SiO2 film: the construction of grain boundary barrier 3-pass and 5-pass laser grooving & die strength characterization for reinforced internal low-k 55nm node wafer structure via heat-treatment process Deformation and crack growth in multilayered ceramic capacitor during thermal reflow process: numerical and experimental investigation Simplifying finite elements analysis of four-point bending tests for flip chip microcomponents Quasi-elliptic band pass filter using resonators based on coupling theory for ultra-wide band applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1