Key techniques of ultra-low-power ADC and miniaturized RF transceiver circuits for 4G/LTE applications

IF 0.7 4区 工程技术 Q4 ENGINEERING, ELECTRICAL & ELECTRONIC Microelectronics International Pub Date : 2022-07-15 DOI:10.1108/mi-06-2021-0054
M. Faheem, Muhammad Basit Azeem, A. A. Minhas, Shun'an Zhong, Xinghua Wang
{"title":"Key techniques of ultra-low-power ADC and miniaturized RF transceiver circuits for 4G/LTE applications","authors":"M. Faheem, Muhammad Basit Azeem, A. A. Minhas, Shun'an Zhong, Xinghua Wang","doi":"10.1108/mi-06-2021-0054","DOIUrl":null,"url":null,"abstract":"\nPurpose\nRF transceiver module is considered a vital part of any wireless communication system. This module consists of two important parts the RF transceiver and analog-to-digital converter (ADC). Usually, both these parts – RF transceiver and ADC – are used to enhance the perspective of size and power. The data processing in 4G communication makes hurdles and need research attention to make it faster and smaller in size. Accuracy and fast processing are the critical challenges in the modern communication system.\n\n\nDesign/methodology/approach\nAfter theoretical and practical investigations, this research work proposes key new techniques for the RF transceiver module. These techniques will make RF transceiver small, power-efficient and on the other hand, make dual SAR-ADC more effective as well. The proposed design has no intermediate frequency where the RF transceiver is reduced its major blocks from five to four, which includes crystal oscillator, phase lock loop, power amplifier and low noise amplifier. Moreover, the shared circuitry is introduced in the architecture of the SAR-ADC for the production of dual outputs, specifically in bootstrapped switch and comparator.\n\n\nFindings\nThe miniaturized RF transceiver and SAR-ADC are well tested separately before the plantation on the printed circuit board (PCB). The operating voltage and frequency of the RF transceiver module are 1.2 V and 5.8 GHz, where the sampling rate, bandwidth and output power are 25 MHz, 200 MHz and 5 dBm, respectively. The core area of the PCB is 58.13 mm2. The bandwidth efficiency is 93% using surface acoustic wave less transmitter. The circuit is based on the library of 90 nm CMOS technology.\n\n\nOriginality/value\nThe entire circuit is highly synchronized with the input and reference clocks to avoid self-interference.\n","PeriodicalId":49817,"journal":{"name":"Microelectronics International","volume":null,"pages":null},"PeriodicalIF":0.7000,"publicationDate":"2022-07-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Microelectronics International","FirstCategoryId":"5","ListUrlMain":"https://doi.org/10.1108/mi-06-2021-0054","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

Abstract

Purpose RF transceiver module is considered a vital part of any wireless communication system. This module consists of two important parts the RF transceiver and analog-to-digital converter (ADC). Usually, both these parts – RF transceiver and ADC – are used to enhance the perspective of size and power. The data processing in 4G communication makes hurdles and need research attention to make it faster and smaller in size. Accuracy and fast processing are the critical challenges in the modern communication system. Design/methodology/approach After theoretical and practical investigations, this research work proposes key new techniques for the RF transceiver module. These techniques will make RF transceiver small, power-efficient and on the other hand, make dual SAR-ADC more effective as well. The proposed design has no intermediate frequency where the RF transceiver is reduced its major blocks from five to four, which includes crystal oscillator, phase lock loop, power amplifier and low noise amplifier. Moreover, the shared circuitry is introduced in the architecture of the SAR-ADC for the production of dual outputs, specifically in bootstrapped switch and comparator. Findings The miniaturized RF transceiver and SAR-ADC are well tested separately before the plantation on the printed circuit board (PCB). The operating voltage and frequency of the RF transceiver module are 1.2 V and 5.8 GHz, where the sampling rate, bandwidth and output power are 25 MHz, 200 MHz and 5 dBm, respectively. The core area of the PCB is 58.13 mm2. The bandwidth efficiency is 93% using surface acoustic wave less transmitter. The circuit is based on the library of 90 nm CMOS technology. Originality/value The entire circuit is highly synchronized with the input and reference clocks to avoid self-interference.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
4G/LTE超低功耗ADC和小型化射频收发电路关键技术
收发模块被认为是任何无线通信系统的重要组成部分。该模块由射频收发器和模数转换器(ADC)两个重要部分组成。通常,这两个部分-射频收发器和ADC -用于增强尺寸和功率的视角。4G通信中的数据处理存在障碍,需要研究如何使其更快、更小。准确和快速处理是现代通信系统面临的关键挑战。设计/方法/方法经过理论和实践研究,本研究提出了射频收发模块的关键新技术。这些技术将使射频收发器体积小,功耗低,另一方面使双SAR-ADC更有效。提出的设计没有中频,将射频收发器的主要模块从5个减少到4个,包括晶体振荡器、锁相环、功率放大器和低噪声放大器。此外,在SAR-ADC的体系结构中引入了用于产生双输出的共享电路,特别是在自举开关和比较器中。小型化射频收发器和SAR-ADC在安装在印刷电路板(PCB)上之前分别进行了良好的测试。射频收发模块的工作电压为1.2 V,工作频率为5.8 GHz,采样率为25 MHz,带宽为200 MHz,输出功率为5 dBm。PCB的核心面积为58.13 mm2。采用无表面声波发射机,带宽效率可达93%。该电路基于90纳米CMOS技术库。独创性/价值整个电路与输入时钟和参考时钟高度同步,避免自干扰。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
Microelectronics International
Microelectronics International 工程技术-材料科学:综合
CiteScore
1.90
自引率
9.10%
发文量
28
审稿时长
>12 weeks
期刊介绍: Microelectronics International provides an authoritative, international and independent forum for the critical evaluation and dissemination of research and development, applications, processes and current practices relating to advanced packaging, micro-circuit engineering, interconnection, semiconductor technology and systems engineering. It represents a current, comprehensive and practical information tool. The Editor, Dr John Atkinson, welcomes contributions to the journal including technical papers, research papers, case studies and review papers for publication. Please view the Author Guidelines for further details. Microelectronics International comprises a multi-disciplinary study of the key technologies and related issues associated with the design, manufacture, assembly and various applications of miniaturized electronic devices and advanced packages. Among the broad range of topics covered are: • Advanced packaging • Ceramics • Chip attachment • Chip on board (COB) • Chip scale packaging • Flexible substrates • MEMS • Micro-circuit technology • Microelectronic materials • Multichip modules (MCMs) • Organic/polymer electronics • Printed electronics • Semiconductor technology • Solid state sensors • Thermal management • Thick/thin film technology • Wafer scale processing.
期刊最新文献
Study of the electronic transport performance of ZnO-SiO2 film: the construction of grain boundary barrier 3-pass and 5-pass laser grooving & die strength characterization for reinforced internal low-k 55nm node wafer structure via heat-treatment process Deformation and crack growth in multilayered ceramic capacitor during thermal reflow process: numerical and experimental investigation Simplifying finite elements analysis of four-point bending tests for flip chip microcomponents Quasi-elliptic band pass filter using resonators based on coupling theory for ultra-wide band applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1