Approach to 4-Core MPSoC Design Based on Matrix Computing

Dongsheng Li, Yilei Li, A. Yong, M. Gao
{"title":"Approach to 4-Core MPSoC Design Based on Matrix Computing","authors":"Dongsheng Li, Yilei Li, A. Yong, M. Gao","doi":"10.1109/ICEEE.2010.5661052","DOIUrl":null,"url":null,"abstract":"The multi-core technique will play an important role in high density computing, therefore, it is significant to design MPSoC with handy intellectual property core. This paper gives the design of the 4-core multi-processor system on chip (MPSoC) based on hierarchy AHB bus architecture in RTL, and the testing results indicate that the speed increases along with the increasing dimension of the multiplication matrix. When the parallel program is beyond 95 percent in the total program, such as the 32 dimension matrix, the system speedup ratio is theoretically equal to the number of the cores integrated in MPSoC.","PeriodicalId":6302,"journal":{"name":"2010 International Conference on E-Product E-Service and E-Entertainment","volume":"113 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2010-12-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 International Conference on E-Product E-Service and E-Entertainment","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEEE.2010.5661052","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The multi-core technique will play an important role in high density computing, therefore, it is significant to design MPSoC with handy intellectual property core. This paper gives the design of the 4-core multi-processor system on chip (MPSoC) based on hierarchy AHB bus architecture in RTL, and the testing results indicate that the speed increases along with the increasing dimension of the multiplication matrix. When the parallel program is beyond 95 percent in the total program, such as the 32 dimension matrix, the system speedup ratio is theoretically equal to the number of the cores integrated in MPSoC.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于矩阵计算的4核MPSoC设计方法
多核技术将在高密度计算中发挥重要作用,因此设计具有便捷知识产权核的MPSoC具有重要意义。本文给出了RTL中基于层次AHB总线架构的4核多处理器片上系统(MPSoC)的设计,测试结果表明,速度随着乘法矩阵维数的增加而提高。当并行程序占总程序的95%以上时,如32维矩阵,理论上系统加速比等于MPSoC中集成的核数。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Simulation of Temperature Impact on Mass Fraction on Cathode-Upward in the Cathode of PEM Fuel Cell A Supply Chain Coordination Model for Multiple Retailers under Supply Chain Management Patent Protection and the Structural Transformation of Import Trade in China Study on Identification of Driver's Intentions Based on Cloud Model A Life-Time Monitoring Device of Surge Arrester with Series Gap
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1