Experimentally Minimizing the Gap Distance Between Extra Tall Packages and PCB Using the Digital Image Correlation (DIC) Method

Van-Lai Pham, Yuling Niu, Jing Wang, Huayan Wang, Charandeep Singh, Seungbae Park, Cheng Zhong, S. Koh, Jifan Wang, Shuai Shao
{"title":"Experimentally Minimizing the Gap Distance Between Extra Tall Packages and PCB Using the Digital Image Correlation (DIC) Method","authors":"Van-Lai Pham, Yuling Niu, Jing Wang, Huayan Wang, Charandeep Singh, Seungbae Park, Cheng Zhong, S. Koh, Jifan Wang, Shuai Shao","doi":"10.1109/ECTC.2018.00241","DOIUrl":null,"url":null,"abstract":"The stacked 3D packaging is a trend in current electronic packaging field. The stacked dies are molded to insulate the functional chips from the moisture or the dust. To achieve electrical performance or cost benefits, potential 3D integration schemes that were developed vertically may cause cruel reliability issues, like warpage. For an 8 × 8 × 6 mm3 Wafer Level Package (WLP), the warpage behavior at the top surface cannot comprehensively represent the package deformation since the considerable height change between the PCB and the component's surface, To investigate the solder reliability one indirect way is to observe the relative height change from the edges or the corners of the top surface to the bottom PCB or substrate surface. In this case, the closer the two data points we select-one on the surface component and another on the substrate-the clearer situation it will illustrate. However, there is a gap between those points since the shadow and blind areas caused by the light source and camera angle. Hence, reducing the gap distance is a major concern. In this work, an experimental study on minimizing this gap between a wafer-level-chip-scale-package, (8mm× 8 mm with 6mm and 4 mm heights), and PCB were accomplished with the digital image correlation (DIC) technique. Key factors such as camera angle, white light source, sample orientation, and the subset size and step were studied and experimentally optimized to achieve accurate results. These optimal parameters were aimed to keep the gap distance less than 0.5mm during the extra tall packages measurement.","PeriodicalId":6555,"journal":{"name":"2018 IEEE 68th Electronic Components and Technology Conference (ECTC)","volume":"83 1","pages":"1593-1599"},"PeriodicalIF":0.0000,"publicationDate":"2018-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE 68th Electronic Components and Technology Conference (ECTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2018.00241","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

Abstract

The stacked 3D packaging is a trend in current electronic packaging field. The stacked dies are molded to insulate the functional chips from the moisture or the dust. To achieve electrical performance or cost benefits, potential 3D integration schemes that were developed vertically may cause cruel reliability issues, like warpage. For an 8 × 8 × 6 mm3 Wafer Level Package (WLP), the warpage behavior at the top surface cannot comprehensively represent the package deformation since the considerable height change between the PCB and the component's surface, To investigate the solder reliability one indirect way is to observe the relative height change from the edges or the corners of the top surface to the bottom PCB or substrate surface. In this case, the closer the two data points we select-one on the surface component and another on the substrate-the clearer situation it will illustrate. However, there is a gap between those points since the shadow and blind areas caused by the light source and camera angle. Hence, reducing the gap distance is a major concern. In this work, an experimental study on minimizing this gap between a wafer-level-chip-scale-package, (8mm× 8 mm with 6mm and 4 mm heights), and PCB were accomplished with the digital image correlation (DIC) technique. Key factors such as camera angle, white light source, sample orientation, and the subset size and step were studied and experimentally optimized to achieve accurate results. These optimal parameters were aimed to keep the gap distance less than 0.5mm during the extra tall packages measurement.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
利用数字图像相关(DIC)方法最小化超高层封装与PCB之间的间隙距离
层叠式3D封装是当前电子封装领域的发展趋势。堆叠模具的成型使功能芯片与湿气或灰尘隔绝。为了实现电气性能或成本效益,垂直开发的潜在3D集成方案可能会导致严重的可靠性问题,如翘曲。对于8 × 8 × 6 mm3晶圆级封装(WLP),由于PCB与元件表面之间的高度变化很大,因此顶部表面的翘曲行为不能全面代表封装变形。为了研究焊料可靠性,一种间接方法是观察从顶部表面的边缘或角落到底部PCB或基板表面的相对高度变化。在本例中,我们选择的两个数据点越接近(一个在表面组件上,另一个在基片上),说明的情况就越清楚。但是,由于光源和相机角度造成的阴影和盲区,这些点之间存在间隙。因此,减少间隙距离是一个主要问题。在这项工作中,利用数字图像相关(DIC)技术完成了最小化晶圆级芯片级封装(8mm× 8mm, 6mm和4mm高度)与PCB之间的差距的实验研究。研究了相机角度、白光光源、样品方向、子集大小和步长等关键因素,并对其进行了实验优化,以获得准确的结果。这些优化参数的目的是使超高封装测量时的间隙距离小于0.5mm。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Development of Novel Fine Line 2.1 D Package with Organic Interposer Using Advanced Substrate-Based Process A Novel Finite Element Technique for Moisture Diffusion Modeling Using ANSYS Mechanical Modelling of High Power Lateral IGBT for LED Driver Applications Physical Aging of Epoxy Molding Compound and Its Influences on the Warpage of Reconstituted Wafer Controlling Die Warpage by Applying Under Bump Metallurgy for Fan-Out Package Process Applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1