{"title":"Fine pitch copper PoP for mobile applications","authors":"P. Damberg, I. Mohammed, R. Co","doi":"10.1109/ECTC.2012.6249012","DOIUrl":null,"url":null,"abstract":"Today, memory plus logic stacking is being provided to smartphones and tablet computers by means of Package-on-Package (PoP). However, current PoP top-to-bottom interconnect technologies do not efficiently scale to provide the memory bandwidth required for new generations of multi-core applications processors. The current interconnect technologies such as stacking with smaller sized solder balls, using solder filled laser drilled vias in the mold cap or using PCB interposers are not cost effectively achieving required aspect ratios for fine pitch while overcoming package warp during soldering. To address the gap in PoP interconnect density, a wire bond based package stacking interconnect technology is studied that enables reduced pitch and a higher number of interconnects in the PoP perimeter stacking arrangement. The main technological challenges are identified and the research results explained. It is shown that the there are multiple methods for forming the wire-bonds, exposing the wires above the molded package body and connecting the top package to these wires. These results show that wire-bond interconnect technology is promising for the very high density and fine pitch required for wide IO implementations.","PeriodicalId":6384,"journal":{"name":"2012 IEEE 62nd Electronic Components and Technology Conference","volume":"182 1","pages":"1361-1367"},"PeriodicalIF":0.0000,"publicationDate":"2012-07-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"17","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE 62nd Electronic Components and Technology Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2012.6249012","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 17
Abstract
Today, memory plus logic stacking is being provided to smartphones and tablet computers by means of Package-on-Package (PoP). However, current PoP top-to-bottom interconnect technologies do not efficiently scale to provide the memory bandwidth required for new generations of multi-core applications processors. The current interconnect technologies such as stacking with smaller sized solder balls, using solder filled laser drilled vias in the mold cap or using PCB interposers are not cost effectively achieving required aspect ratios for fine pitch while overcoming package warp during soldering. To address the gap in PoP interconnect density, a wire bond based package stacking interconnect technology is studied that enables reduced pitch and a higher number of interconnects in the PoP perimeter stacking arrangement. The main technological challenges are identified and the research results explained. It is shown that the there are multiple methods for forming the wire-bonds, exposing the wires above the molded package body and connecting the top package to these wires. These results show that wire-bond interconnect technology is promising for the very high density and fine pitch required for wide IO implementations.