{"title":"High-speed and low-power OOK CMOS transmitter and receiver for wireless chip-to-chip communication","authors":"H. Lee, J. Lee, C. Lee, T. Jang, H. Kim, C. Park","doi":"10.1109/IMWS-AMP.2015.7324964","DOIUrl":null,"url":null,"abstract":"This paper presents a high-speed and low-power on-off keying (OOK) transmitter and receiver for wireless chip-to-chip communication implemented in 65 nm CMOS. These direct-conversion transmitter and non-coherent receiver operate with 80 GHz carrier frequency. The transmitter consists of the current-reused modulator and the 80 GHz push-push VCO for low power consumption, and the receiver consists of the wideband low-noise amplifier and gain-boosting demodulator for wide bandwidth. The transmitter and receiver consume 18 mW and 46 mW, respectively, and achieve 12 Gbps wireless data transmission over 1.2 cm distance with the bit error rate less than 10-11 for 27-1 pseudorandom binary sequence. As a result, the transmitter and receiver achieve 4.5 pJ/bit, which is the lowest bit-energy efficiency among the state-of-the-art works.","PeriodicalId":6625,"journal":{"name":"2015 IEEE MTT-S International Microwave Workshop Series on Advanced Materials and Processes for RF and THz Applications (IMWS-AMP)","volume":"14 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2015-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE MTT-S International Microwave Workshop Series on Advanced Materials and Processes for RF and THz Applications (IMWS-AMP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMWS-AMP.2015.7324964","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8
Abstract
This paper presents a high-speed and low-power on-off keying (OOK) transmitter and receiver for wireless chip-to-chip communication implemented in 65 nm CMOS. These direct-conversion transmitter and non-coherent receiver operate with 80 GHz carrier frequency. The transmitter consists of the current-reused modulator and the 80 GHz push-push VCO for low power consumption, and the receiver consists of the wideband low-noise amplifier and gain-boosting demodulator for wide bandwidth. The transmitter and receiver consume 18 mW and 46 mW, respectively, and achieve 12 Gbps wireless data transmission over 1.2 cm distance with the bit error rate less than 10-11 for 27-1 pseudorandom binary sequence. As a result, the transmitter and receiver achieve 4.5 pJ/bit, which is the lowest bit-energy efficiency among the state-of-the-art works.