Horizontal Vertical and SuperQueen Parity (HVSQ) Method for Soft Error Tolerance

S. M. Taslim Uddin Raju, Md Shamimur Rahman
{"title":"Horizontal Vertical and SuperQueen Parity (HVSQ) Method for Soft Error Tolerance","authors":"S. M. Taslim Uddin Raju, Md Shamimur Rahman","doi":"10.1109/TENSYMP50017.2020.9231007","DOIUrl":null,"url":null,"abstract":"Erroneous data can cause a system to be failed. Though there are several methods for detection and correction, with the increasing amount of errors, it becomes difficult, for both detection, and correction of these erroneous codes. For solving these issues, this paper represents an effective method for solving multiple errors by using Horizontal-Vertical-SuperQueen (HVSQ) parity bits in code. It works with 121 data bits and 44 parity bits. And this method has a higher correction rate with less code overhead and higher code-rate. For these 121 bits of data, we need only 44 redundant bits which, indicate 36.36% of bit overhead and can solve up to 3 bit of errors. It also shows better accuracy in the increased number of errors in data bits.","PeriodicalId":6721,"journal":{"name":"2020 IEEE Region 10 Symposium (TENSYMP)","volume":"55 1","pages":"1734-1737"},"PeriodicalIF":0.0000,"publicationDate":"2020-06-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE Region 10 Symposium (TENSYMP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TENSYMP50017.2020.9231007","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Erroneous data can cause a system to be failed. Though there are several methods for detection and correction, with the increasing amount of errors, it becomes difficult, for both detection, and correction of these erroneous codes. For solving these issues, this paper represents an effective method for solving multiple errors by using Horizontal-Vertical-SuperQueen (HVSQ) parity bits in code. It works with 121 data bits and 44 parity bits. And this method has a higher correction rate with less code overhead and higher code-rate. For these 121 bits of data, we need only 44 redundant bits which, indicate 36.36% of bit overhead and can solve up to 3 bit of errors. It also shows better accuracy in the increased number of errors in data bits.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
软容错的水平、垂直和超皇后奇偶校验(HVSQ)方法
错误的数据可能导致系统故障。虽然有几种检测和纠正的方法,但随着错误数量的增加,这些错误代码的检测和纠正变得越来越困难。为了解决这些问题,本文提出了一种利用码中的水平-垂直-超级皇后(HVSQ)奇偶校验位来解决多重错误的有效方法。它使用121位数据位和44位奇偶校验位。该方法具有较高的纠错率和较少的代码开销。对于这121位数据,我们只需要44个冗余位,这表明36.36%的位开销,并且可以解决最多3位的错误。它还显示了在数据位中错误数量增加时更好的准确性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Honorary Chair Multi-connectivity for URLLC: Performance Comparison of Different Architectures Efficiency Evaluation of P&O MPPT Technique used for Maximum Power Extraction from Solar Photovoltaic System Application of Internet of Things (IoT) to Develop a Smart Watering System for Cairns Parklands – A Case Study Analysis of Stability and Control of Helicopter Flight Dynamics Through Mathematical Modeling in Matlab
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1