Forward power annotation on physical layout floor-plan

R. Zafalon, C. Guardiani, M.C. Rossi, R. Rambaldi
{"title":"Forward power annotation on physical layout floor-plan","authors":"R. Zafalon, C. Guardiani, M.C. Rossi, R. Rambaldi","doi":"10.1109/CICC.1996.510582","DOIUrl":null,"url":null,"abstract":"A design methodology that provides the information about the distribution of power on the physical layout is presented in this paper. Unlike previous work, this information can be used to detect possible power distribution problems early in the design cycle. The methodology consists in creating the required links between a gate-level, probabilistic power estimation tool and a floor-planner. In this way the power consumption data can be properly localized with respect to the regioning generated on the physical layout before the actual detailed placement and routing occurs. The application of this technique to the design of a low-power IDCT circuit on a 0.5 /spl mu/m sea-of-gate CMOS technology is presented in this paper, showing the considerable advantages of the proposed method.","PeriodicalId":74515,"journal":{"name":"Proceedings of the ... Custom Integrated Circuits Conference. Custom Integrated Circuits Conference","volume":"34 1","pages":"389-392"},"PeriodicalIF":0.0000,"publicationDate":"1996-05-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the ... Custom Integrated Circuits Conference. Custom Integrated Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICC.1996.510582","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

A design methodology that provides the information about the distribution of power on the physical layout is presented in this paper. Unlike previous work, this information can be used to detect possible power distribution problems early in the design cycle. The methodology consists in creating the required links between a gate-level, probabilistic power estimation tool and a floor-planner. In this way the power consumption data can be properly localized with respect to the regioning generated on the physical layout before the actual detailed placement and routing occurs. The application of this technique to the design of a low-power IDCT circuit on a 0.5 /spl mu/m sea-of-gate CMOS technology is presented in this paper, showing the considerable advantages of the proposed method.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
物理布局平面图上的正向功率标注
本文提出了一种提供物理布局上功率分布信息的设计方法。与以前的工作不同,该信息可用于在设计周期的早期检测可能的功率分配问题。该方法包括在门级概率功率估计工具和地板规划器之间创建所需的链接。这样,在实际详细放置和路由发生之前,功耗数据可以相对于在物理布局上生成的区域进行适当的本地化。本文将该技术应用于0.5 /spl mu/m海门CMOS技术上的低功耗IDCT电路设计,显示了该方法的显著优势。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
CiteScore
3.80
自引率
0.00%
发文量
0
期刊最新文献
A 13.1 mm 2 512 x 256 Multimodal CMOS Array for Spatiochemical Imaging of Bacterial Biofilms. A 6-Transistor Ultra-Low Power CMOS Voltage Reference with 0.02%/V Line Sensitivity. A 27-Mbps, 0.08-mm3 CMOS Transceiver with Simultaneous Near-field Power Transmission and Data Telemetry for Implantable Systems. A single chip HDD PRML channel A high yield 12-bit 250-MS/s CMOS D/A converter
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1