{"title":"A Gate-Driver Architecture with High Common-Mode Noise Immunity under Extremely High dv/dt","authors":"Zhongjing Wang, Zhao Yuan, Yue Zhao","doi":"10.1109/APEC42165.2021.9487312","DOIUrl":null,"url":null,"abstract":"Wide bandgap (WBG) devices usually have much faster switching speed than that of the traditional silicon devices, which, however, may pose challenges to the design of the power loop and gate loop. Extensive research has been done to address the drain-source voltage overshoot and oscillation issues by reducing the power loop stray inductance. To further enable higher switching frequency, the issues on the gate driver side still need to be addressed. The crosstalk phenomenon on gate-source voltage, as one of the major issues, has attracted lots of attention and can be mitigated by various approaches. In addition, when dv/dt is extremely high, the common-mode (CM) noise may deteriorate the control signals through the capacitive coupling, which still need to be addressed, considering just 1.5V voltage noise can lead to false triggering on the PWM input of digital isolators. In this work, four gate driver architectures in the existing literature are studied and compared in terms of the CM noise immunity. LT-spice small-signal models are utilized for simulation studies to compare the CM noise immunity of different gate driver designs quantitatively. The prototype of the optimal design was built and experimentally tested using a 3.3 kV SiC MOSFET to validate its CM noise immunity under the extremely high dv/dt, even beyond 240 V/ns.","PeriodicalId":7050,"journal":{"name":"2021 IEEE Applied Power Electronics Conference and Exposition (APEC)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2021-06-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE Applied Power Electronics Conference and Exposition (APEC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APEC42165.2021.9487312","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
Wide bandgap (WBG) devices usually have much faster switching speed than that of the traditional silicon devices, which, however, may pose challenges to the design of the power loop and gate loop. Extensive research has been done to address the drain-source voltage overshoot and oscillation issues by reducing the power loop stray inductance. To further enable higher switching frequency, the issues on the gate driver side still need to be addressed. The crosstalk phenomenon on gate-source voltage, as one of the major issues, has attracted lots of attention and can be mitigated by various approaches. In addition, when dv/dt is extremely high, the common-mode (CM) noise may deteriorate the control signals through the capacitive coupling, which still need to be addressed, considering just 1.5V voltage noise can lead to false triggering on the PWM input of digital isolators. In this work, four gate driver architectures in the existing literature are studied and compared in terms of the CM noise immunity. LT-spice small-signal models are utilized for simulation studies to compare the CM noise immunity of different gate driver designs quantitatively. The prototype of the optimal design was built and experimentally tested using a 3.3 kV SiC MOSFET to validate its CM noise immunity under the extremely high dv/dt, even beyond 240 V/ns.
宽带隙器件通常具有比传统硅器件快得多的开关速度,但这给功率环和门环的设计带来了挑战。通过减小功率回路杂散电感来解决漏源极电压过调和振荡问题已经做了大量的研究。为了进一步实现更高的开关频率,仍然需要解决栅极驱动器方面的问题。栅极-源电压串扰现象作为一个重要的问题已经引起了人们的广泛关注,并可以通过各种方法加以缓解。此外,当dv/dt非常高时,共模(CM)噪声可能会通过电容耦合恶化控制信号,考虑到仅1.5V电压噪声就会导致数字隔离器PWM输入误触发,这仍然需要解决。在这项工作中,对现有文献中的四种栅极驱动器架构进行了研究,并在CM噪声抗扰性方面进行了比较。利用LT-spice小信号模型进行仿真研究,定量比较不同栅极驱动器设计的CM抗噪性。构建了优化设计的原型,并使用3.3 kV SiC MOSFET进行了实验测试,以验证其在极高dv/dt(甚至超过240 V/ns)下的CM抗扰性。