Virtex FPGA implementation of a polyphase filter for sample rate conversion

C. Ang, R. Turner, T. Courtney, R. Woods
{"title":"Virtex FPGA implementation of a polyphase filter for sample rate conversion","authors":"C. Ang, R. Turner, T. Courtney, R. Woods","doi":"10.1109/ACSSC.2000.910979","DOIUrl":null,"url":null,"abstract":"Many practical applications of DSP require the sampling rate of a signal to be changed. This is usually achieved using linear, time-variant finite impulse response (FIR) filters such as polyphase filters. This paper describes the modelling, design and implementation of a polyphase filter using the Xilinx Virtix FPGA technology. Four solutions were explored. The first (obvious) solution involving reducing the number of multipliers by exploiting the proliferation of zeroes in the filter response. In the second and third approaches, the circuit was transformed to reduce the critical path. The fourth approach involved the development of a multiplier that multiplies a fixed number of coefficients.","PeriodicalId":10581,"journal":{"name":"Conference Record of the Thirty-Fourth Asilomar Conference on Signals, Systems and Computers (Cat. No.00CH37154)","volume":"39 1","pages":"365-369 vol.1"},"PeriodicalIF":0.0000,"publicationDate":"2000-10-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Conference Record of the Thirty-Fourth Asilomar Conference on Signals, Systems and Computers (Cat. No.00CH37154)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ACSSC.2000.910979","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

Abstract

Many practical applications of DSP require the sampling rate of a signal to be changed. This is usually achieved using linear, time-variant finite impulse response (FIR) filters such as polyphase filters. This paper describes the modelling, design and implementation of a polyphase filter using the Xilinx Virtix FPGA technology. Four solutions were explored. The first (obvious) solution involving reducing the number of multipliers by exploiting the proliferation of zeroes in the filter response. In the second and third approaches, the circuit was transformed to reduce the critical path. The fourth approach involved the development of a multiplier that multiplies a fixed number of coefficients.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Virtex FPGA实现的一个多相滤波器,用于采样率转换
DSP的许多实际应用都需要改变信号的采样率。这通常使用线性时变有限脉冲响应(FIR)滤波器如多相滤波器来实现。本文介绍了基于Xilinx Virtix FPGA技术的多相滤波器的建模、设计和实现。研究了四种解决方案。第一个(显而易见的)解决方案涉及通过利用滤波器响应中零的扩散来减少乘法器的数量。在第二和第三种方法中,对电路进行变换以减少关键路径。第四种方法涉及开发一个乘数,将固定数量的系数相乘。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Generalized lapped biorthogonal transforms using lifting steps Linear unitary precoders for maximum diversity gains with multiple transmit and receive antennas An N2logN back-projection algorithm for SAR image formation A fast constant modulus algorithm for blind equalization A signal separation algorithm for fetal heart-rate estimation
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1