{"title":"一种符合所有ATV格式的显示处理器,具有188 tap FIR滤波器和284 Kb FIFO存储器","authors":"Matsuo, Hosotani, Yazawa, Sugawa, Hayashi, Shinohara, Takashima, Okada, Sumi","doi":"10.1109/30.628728","DOIUrl":null,"url":null,"abstract":"To achieve a single chip solution for a display processor conforming to all DTV formats, various hardwired approaches such as the write end toggle signal (WETS) based design technique and dynamic voltage sensing FIFO architecture have been developed. As a result, all functions including macroblock-to-raster conversion, frame/filed rate conversion, scan format conversion, and ordinary picture making functions such as color interpolation, enhancement, inverse matrix, on screen display, and D/A conversion have been successfully integrated into a single chip. The display processor has a total memory capacity of 284 Kb and filters with a total of 188 taps in an area of 14.9 mm/spl times/14.9 mm. It was fabricated in 0.5 um CMOS technology with 2-metal.","PeriodicalId":127085,"journal":{"name":"1997 International Conference on Consumer Electronics","volume":"281 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"A Display Processor Conforming To All ATV Formats With 188-tap FIR Filters And 284 Kb FIFO Memories\",\"authors\":\"Matsuo, Hosotani, Yazawa, Sugawa, Hayashi, Shinohara, Takashima, Okada, Sumi\",\"doi\":\"10.1109/30.628728\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"To achieve a single chip solution for a display processor conforming to all DTV formats, various hardwired approaches such as the write end toggle signal (WETS) based design technique and dynamic voltage sensing FIFO architecture have been developed. As a result, all functions including macroblock-to-raster conversion, frame/filed rate conversion, scan format conversion, and ordinary picture making functions such as color interpolation, enhancement, inverse matrix, on screen display, and D/A conversion have been successfully integrated into a single chip. The display processor has a total memory capacity of 284 Kb and filters with a total of 188 taps in an area of 14.9 mm/spl times/14.9 mm. It was fabricated in 0.5 um CMOS technology with 2-metal.\",\"PeriodicalId\":127085,\"journal\":{\"name\":\"1997 International Conference on Consumer Electronics\",\"volume\":\"281 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1997 International Conference on Consumer Electronics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/30.628728\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1997 International Conference on Consumer Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/30.628728","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
摘要
为了实现符合所有数字电视格式的显示处理器的单芯片解决方案,已经开发了各种硬连接方法,例如基于写端切换信号(WETS)的设计技术和动态电压传感FIFO架构。因此,包括宏块到栅格转换、帧/场速率转换、扫描格式转换在内的所有功能,以及颜色插值、增强、逆矩阵、屏幕显示、D/ a转换等普通图像制作功能,都成功地集成在一个芯片上。显示处理器的总存储容量为284 Kb,滤波器在14.9 mm/ sp1倍/14.9 mm的面积上共有188个抽头。它是用2-金属的0.5 um CMOS技术制造的。
A Display Processor Conforming To All ATV Formats With 188-tap FIR Filters And 284 Kb FIFO Memories
To achieve a single chip solution for a display processor conforming to all DTV formats, various hardwired approaches such as the write end toggle signal (WETS) based design technique and dynamic voltage sensing FIFO architecture have been developed. As a result, all functions including macroblock-to-raster conversion, frame/filed rate conversion, scan format conversion, and ordinary picture making functions such as color interpolation, enhancement, inverse matrix, on screen display, and D/A conversion have been successfully integrated into a single chip. The display processor has a total memory capacity of 284 Kb and filters with a total of 188 taps in an area of 14.9 mm/spl times/14.9 mm. It was fabricated in 0.5 um CMOS technology with 2-metal.