{"title":"根据架构规范测试设备","authors":"D.O. Becker, Hsi-Ho Liu","doi":"10.1109/SECON.1994.324350","DOIUrl":null,"url":null,"abstract":"This paper describes methods for verifying and testing very large scale integrated (VLSI) electronic devices and subsystems according to an architecture specification. With these methods, the specification serves as the database which drives the verification and testing of the device through all phases of development: simulation, functional testing, and characterization. A hierarchical method of organization for an architecture specification is shown, verified, used to generate test cases for simulation and testing on a VLSI test system. Finally, methods for generating test programs and characterization tests are described. The unifying theme of these methods is that an architectural specification can be used to generate all phases of development.<<ETX>>","PeriodicalId":119615,"journal":{"name":"Proceedings of SOUTHEASTCON '94","volume":"61 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-04-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Testing devices according to an architecture specification\",\"authors\":\"D.O. Becker, Hsi-Ho Liu\",\"doi\":\"10.1109/SECON.1994.324350\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes methods for verifying and testing very large scale integrated (VLSI) electronic devices and subsystems according to an architecture specification. With these methods, the specification serves as the database which drives the verification and testing of the device through all phases of development: simulation, functional testing, and characterization. A hierarchical method of organization for an architecture specification is shown, verified, used to generate test cases for simulation and testing on a VLSI test system. Finally, methods for generating test programs and characterization tests are described. The unifying theme of these methods is that an architectural specification can be used to generate all phases of development.<<ETX>>\",\"PeriodicalId\":119615,\"journal\":{\"name\":\"Proceedings of SOUTHEASTCON '94\",\"volume\":\"61 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1994-04-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of SOUTHEASTCON '94\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SECON.1994.324350\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of SOUTHEASTCON '94","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SECON.1994.324350","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Testing devices according to an architecture specification
This paper describes methods for verifying and testing very large scale integrated (VLSI) electronic devices and subsystems according to an architecture specification. With these methods, the specification serves as the database which drives the verification and testing of the device through all phases of development: simulation, functional testing, and characterization. A hierarchical method of organization for an architecture specification is shown, verified, used to generate test cases for simulation and testing on a VLSI test system. Finally, methods for generating test programs and characterization tests are described. The unifying theme of these methods is that an architectural specification can be used to generate all phases of development.<>