根据架构规范测试设备

D.O. Becker, Hsi-Ho Liu
{"title":"根据架构规范测试设备","authors":"D.O. Becker, Hsi-Ho Liu","doi":"10.1109/SECON.1994.324350","DOIUrl":null,"url":null,"abstract":"This paper describes methods for verifying and testing very large scale integrated (VLSI) electronic devices and subsystems according to an architecture specification. With these methods, the specification serves as the database which drives the verification and testing of the device through all phases of development: simulation, functional testing, and characterization. A hierarchical method of organization for an architecture specification is shown, verified, used to generate test cases for simulation and testing on a VLSI test system. Finally, methods for generating test programs and characterization tests are described. The unifying theme of these methods is that an architectural specification can be used to generate all phases of development.<<ETX>>","PeriodicalId":119615,"journal":{"name":"Proceedings of SOUTHEASTCON '94","volume":"61 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-04-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Testing devices according to an architecture specification\",\"authors\":\"D.O. Becker, Hsi-Ho Liu\",\"doi\":\"10.1109/SECON.1994.324350\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes methods for verifying and testing very large scale integrated (VLSI) electronic devices and subsystems according to an architecture specification. With these methods, the specification serves as the database which drives the verification and testing of the device through all phases of development: simulation, functional testing, and characterization. A hierarchical method of organization for an architecture specification is shown, verified, used to generate test cases for simulation and testing on a VLSI test system. Finally, methods for generating test programs and characterization tests are described. The unifying theme of these methods is that an architectural specification can be used to generate all phases of development.<<ETX>>\",\"PeriodicalId\":119615,\"journal\":{\"name\":\"Proceedings of SOUTHEASTCON '94\",\"volume\":\"61 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1994-04-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of SOUTHEASTCON '94\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SECON.1994.324350\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of SOUTHEASTCON '94","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SECON.1994.324350","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文描述了根据体系结构规范验证和测试超大规模集成电路(VLSI)电子器件和子系统的方法。通过这些方法,该规范作为数据库,通过开发的所有阶段驱动设备的验证和测试:模拟,功能测试和表征。提出并验证了体系结构规范的分层组织方法,并将其用于在VLSI测试系统上生成仿真和测试用例。最后,介绍了生成测试程序和特性测试的方法。这些方法的统一主题是架构规范可用于生成开发的所有阶段。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Testing devices according to an architecture specification
This paper describes methods for verifying and testing very large scale integrated (VLSI) electronic devices and subsystems according to an architecture specification. With these methods, the specification serves as the database which drives the verification and testing of the device through all phases of development: simulation, functional testing, and characterization. A hierarchical method of organization for an architecture specification is shown, verified, used to generate test cases for simulation and testing on a VLSI test system. Finally, methods for generating test programs and characterization tests are described. The unifying theme of these methods is that an architectural specification can be used to generate all phases of development.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
The use of wavelet transform as a preprocessor for the neural network detection of EEG spikes An output unit for low frequency square wave electronic ballasts The IBM Personal Communicator-design considerations Accelerating conversations for fault-tolerant concurrent software Application of three dimensional image analysis to the mammalian cell nucleus
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1