{"title":"前向双锁相环丢番汀频率合成器的设计与实现,分辨率提高500倍","authors":"P. Sotiriadis","doi":"10.1109/FREQ.2008.4623064","DOIUrl":null,"url":null,"abstract":"The design, implementation and measurements of a forward two-PLL diophantine frequency synthesizer are presented. This case study illustrates how the diophantine frequency synthesis (DFS) methodology, introduced at the IEEE frequency control symposium of 2006, is used to design a two-PLL synthesizer with frequency resolution 500 times finer than that of the two constituent PLLs while maintaining the PLLspsila phase-comparator frequencies, loop-bandwidths, frequency ranges and spectral purity. The Diophantine frequency synthesizer is driven by a 30 MHz input reference and provides an output frequency range of 0 - 30 MHz with 60 Hz resolution when the output-frequency resolutions of the two constituent PLLs are 29 kHz and 31 kHz.","PeriodicalId":220442,"journal":{"name":"2008 IEEE International Frequency Control Symposium","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-05-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and implementation of a forward two-PLL Diophantine Frequency Synthesizer with 500× resolution improvement\",\"authors\":\"P. Sotiriadis\",\"doi\":\"10.1109/FREQ.2008.4623064\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The design, implementation and measurements of a forward two-PLL diophantine frequency synthesizer are presented. This case study illustrates how the diophantine frequency synthesis (DFS) methodology, introduced at the IEEE frequency control symposium of 2006, is used to design a two-PLL synthesizer with frequency resolution 500 times finer than that of the two constituent PLLs while maintaining the PLLspsila phase-comparator frequencies, loop-bandwidths, frequency ranges and spectral purity. The Diophantine frequency synthesizer is driven by a 30 MHz input reference and provides an output frequency range of 0 - 30 MHz with 60 Hz resolution when the output-frequency resolutions of the two constituent PLLs are 29 kHz and 31 kHz.\",\"PeriodicalId\":220442,\"journal\":{\"name\":\"2008 IEEE International Frequency Control Symposium\",\"volume\":\"22 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-05-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 IEEE International Frequency Control Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/FREQ.2008.4623064\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE International Frequency Control Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/FREQ.2008.4623064","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design and implementation of a forward two-PLL Diophantine Frequency Synthesizer with 500× resolution improvement
The design, implementation and measurements of a forward two-PLL diophantine frequency synthesizer are presented. This case study illustrates how the diophantine frequency synthesis (DFS) methodology, introduced at the IEEE frequency control symposium of 2006, is used to design a two-PLL synthesizer with frequency resolution 500 times finer than that of the two constituent PLLs while maintaining the PLLspsila phase-comparator frequencies, loop-bandwidths, frequency ranges and spectral purity. The Diophantine frequency synthesizer is driven by a 30 MHz input reference and provides an output frequency range of 0 - 30 MHz with 60 Hz resolution when the output-frequency resolutions of the two constituent PLLs are 29 kHz and 31 kHz.