{"title":"优化的抽取阶段与晶格波数字滤波器为一个灵活的数字接收机架构","authors":"D. Bruckmann","doi":"10.1109/EURCON.2001.937786","DOIUrl":null,"url":null,"abstract":"In a digital receiver with broadband signal sampling, digital decimation filters are required. The signal is sampled and digitised in such an architecture by a properly designed quantiser and the decimation stages after the quantiser should be programmable to provide flexibility. In this contribution, a new architecture for the implementation of high-order, programmable decimation filters is described. Using this filter concept, the flexibility with respect to multimode capability and the degree of integration can be drastically increased. It will be shown that the use of cascaded low-order wave digital lattice filters for the lower decimation filter stages results in a number of advantages compared to standard methods. By properly selecting the number of lattice filter cells and optimising the filter coefficients, a very efficient realisation is possible in VLSI-technology. Due to the simple filter structures and since no general multiplier is needed, significant hardware reduction can be obtained compared to existing solutions.","PeriodicalId":205662,"journal":{"name":"EUROCON'2001. International Conference on Trends in Communications. Technical Program, Proceedings (Cat. No.01EX439)","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-07-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Optimised decimation stages with lattice wave digital filters for a flexible digital receiver architecture\",\"authors\":\"D. Bruckmann\",\"doi\":\"10.1109/EURCON.2001.937786\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In a digital receiver with broadband signal sampling, digital decimation filters are required. The signal is sampled and digitised in such an architecture by a properly designed quantiser and the decimation stages after the quantiser should be programmable to provide flexibility. In this contribution, a new architecture for the implementation of high-order, programmable decimation filters is described. Using this filter concept, the flexibility with respect to multimode capability and the degree of integration can be drastically increased. It will be shown that the use of cascaded low-order wave digital lattice filters for the lower decimation filter stages results in a number of advantages compared to standard methods. By properly selecting the number of lattice filter cells and optimising the filter coefficients, a very efficient realisation is possible in VLSI-technology. Due to the simple filter structures and since no general multiplier is needed, significant hardware reduction can be obtained compared to existing solutions.\",\"PeriodicalId\":205662,\"journal\":{\"name\":\"EUROCON'2001. International Conference on Trends in Communications. Technical Program, Proceedings (Cat. No.01EX439)\",\"volume\":\"16 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-07-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"EUROCON'2001. International Conference on Trends in Communications. Technical Program, Proceedings (Cat. No.01EX439)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EURCON.2001.937786\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"EUROCON'2001. International Conference on Trends in Communications. Technical Program, Proceedings (Cat. No.01EX439)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EURCON.2001.937786","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Optimised decimation stages with lattice wave digital filters for a flexible digital receiver architecture
In a digital receiver with broadband signal sampling, digital decimation filters are required. The signal is sampled and digitised in such an architecture by a properly designed quantiser and the decimation stages after the quantiser should be programmable to provide flexibility. In this contribution, a new architecture for the implementation of high-order, programmable decimation filters is described. Using this filter concept, the flexibility with respect to multimode capability and the degree of integration can be drastically increased. It will be shown that the use of cascaded low-order wave digital lattice filters for the lower decimation filter stages results in a number of advantages compared to standard methods. By properly selecting the number of lattice filter cells and optimising the filter coefficients, a very efficient realisation is possible in VLSI-technology. Due to the simple filter structures and since no general multiplier is needed, significant hardware reduction can be obtained compared to existing solutions.