{"title":"数字滤波器的HDL实现使用浮点韦达乘法器","authors":"Prashant S. Howal, Kishor P. Upla, Mehul C. Patel","doi":"10.1109/ICCS1.2017.8326004","DOIUrl":null,"url":null,"abstract":"Multiplication is one of the important operations in many signal processing applications such as digital filters design, fast Fourier transform (FFT), discrete Fourier transform (DFT), discrete cosine transform (DCT), etc. The performance of multiplier has direct effect on the final output of those applications. Due to this, there is always a need to design a multiplier which has high accuracy with high speed and low power consumption. Moreover, it is also desirable to have multiplier with less area and complexity. In this paper, we address the problem of hardware description language (HDL) implementation of digital filters using vedic multiplier with Urdhva-Triyakbhyam sutra. Vedic multiplication is used in finite impulse response (FIR) and infinite impulse response (IIR) filters as a basic building block with single precision floating point format which increases the accuracy and range of multiplication coefficients. The potential of the proposed algorithm is evaluated by comparing its performance with other existing multipliers such as shift & add, array, and Wallace multipliers. The experimental results show an improvement in terms of area and complexity using the proposed algorithm when compared to the other existing multiplication methods.","PeriodicalId":367360,"journal":{"name":"2017 IEEE International Conference on Circuits and Systems (ICCS)","volume":"303 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"HDL implementation of digital filters using floating point vedic multiplier\",\"authors\":\"Prashant S. Howal, Kishor P. Upla, Mehul C. Patel\",\"doi\":\"10.1109/ICCS1.2017.8326004\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Multiplication is one of the important operations in many signal processing applications such as digital filters design, fast Fourier transform (FFT), discrete Fourier transform (DFT), discrete cosine transform (DCT), etc. The performance of multiplier has direct effect on the final output of those applications. Due to this, there is always a need to design a multiplier which has high accuracy with high speed and low power consumption. Moreover, it is also desirable to have multiplier with less area and complexity. In this paper, we address the problem of hardware description language (HDL) implementation of digital filters using vedic multiplier with Urdhva-Triyakbhyam sutra. Vedic multiplication is used in finite impulse response (FIR) and infinite impulse response (IIR) filters as a basic building block with single precision floating point format which increases the accuracy and range of multiplication coefficients. The potential of the proposed algorithm is evaluated by comparing its performance with other existing multipliers such as shift & add, array, and Wallace multipliers. The experimental results show an improvement in terms of area and complexity using the proposed algorithm when compared to the other existing multiplication methods.\",\"PeriodicalId\":367360,\"journal\":{\"name\":\"2017 IEEE International Conference on Circuits and Systems (ICCS)\",\"volume\":\"303 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 IEEE International Conference on Circuits and Systems (ICCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCS1.2017.8326004\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE International Conference on Circuits and Systems (ICCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCS1.2017.8326004","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
HDL implementation of digital filters using floating point vedic multiplier
Multiplication is one of the important operations in many signal processing applications such as digital filters design, fast Fourier transform (FFT), discrete Fourier transform (DFT), discrete cosine transform (DCT), etc. The performance of multiplier has direct effect on the final output of those applications. Due to this, there is always a need to design a multiplier which has high accuracy with high speed and low power consumption. Moreover, it is also desirable to have multiplier with less area and complexity. In this paper, we address the problem of hardware description language (HDL) implementation of digital filters using vedic multiplier with Urdhva-Triyakbhyam sutra. Vedic multiplication is used in finite impulse response (FIR) and infinite impulse response (IIR) filters as a basic building block with single precision floating point format which increases the accuracy and range of multiplication coefficients. The potential of the proposed algorithm is evaluated by comparing its performance with other existing multipliers such as shift & add, array, and Wallace multipliers. The experimental results show an improvement in terms of area and complexity using the proposed algorithm when compared to the other existing multiplication methods.