基于门扩散输入技术和静态CMOS逻辑的二位幅度比较器设计

Upal Barua Joy, Avishek Chakraborty, Preyonti Biswas, Arka Das, Swagata Sen, Afra Tasnim
{"title":"基于门扩散输入技术和静态CMOS逻辑的二位幅度比较器设计","authors":"Upal Barua Joy, Avishek Chakraborty, Preyonti Biswas, Arka Das, Swagata Sen, Afra Tasnim","doi":"10.1109/ICREST57604.2023.10070047","DOIUrl":null,"url":null,"abstract":"Magnitude comparison is an elementary operation of Arithmetic Logic Unit (ALU) of modern processors. Due rapid increased use of portable devices, circuit designs having optimal performance level have become crucial. A novel design of a two-bit magnitude comparator is presented in this paper using Gate Diffusion Input (GDI) technique and Static CMOS (S-CMOS) logic. To determine the performance aspects, the proposed circuit was implemented and simulated in Cadence Virtuoso environment. The proposed work showed 0.212 ns propagation delay and 7.801 uW average power (AP) In order to compare the proposed work, the existing two-bit magnitude comparators were also simulated using Cadence software. 90 nm technology with a supply voltage of 1.0 V have been used in all simulation cases. In accordance to simulation result, the magnitude comparator presented in this paper displayed notable enhancement in all performance aspects.","PeriodicalId":389360,"journal":{"name":"2023 3rd International Conference on Robotics, Electrical and Signal Processing Techniques (ICREST)","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-01-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Two-Bit Magnitude Comparator Design Using Gate Diffusion Input Technique and Static CMOS Logic\",\"authors\":\"Upal Barua Joy, Avishek Chakraborty, Preyonti Biswas, Arka Das, Swagata Sen, Afra Tasnim\",\"doi\":\"10.1109/ICREST57604.2023.10070047\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Magnitude comparison is an elementary operation of Arithmetic Logic Unit (ALU) of modern processors. Due rapid increased use of portable devices, circuit designs having optimal performance level have become crucial. A novel design of a two-bit magnitude comparator is presented in this paper using Gate Diffusion Input (GDI) technique and Static CMOS (S-CMOS) logic. To determine the performance aspects, the proposed circuit was implemented and simulated in Cadence Virtuoso environment. The proposed work showed 0.212 ns propagation delay and 7.801 uW average power (AP) In order to compare the proposed work, the existing two-bit magnitude comparators were also simulated using Cadence software. 90 nm technology with a supply voltage of 1.0 V have been used in all simulation cases. In accordance to simulation result, the magnitude comparator presented in this paper displayed notable enhancement in all performance aspects.\",\"PeriodicalId\":389360,\"journal\":{\"name\":\"2023 3rd International Conference on Robotics, Electrical and Signal Processing Techniques (ICREST)\",\"volume\":\"29 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-01-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 3rd International Conference on Robotics, Electrical and Signal Processing Techniques (ICREST)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICREST57604.2023.10070047\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 3rd International Conference on Robotics, Electrical and Signal Processing Techniques (ICREST)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICREST57604.2023.10070047","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

幅度比较是现代处理器算术逻辑单元(ALU)的一项基本操作。随着便携式设备使用的迅速增加,具有最佳性能水平的电路设计变得至关重要。本文采用门扩散输入(GDI)技术和静态CMOS (S-CMOS)逻辑,设计了一种新的二位幅度比较器。为了确定性能方面,所提出的电路在Cadence Virtuoso环境中实现和模拟。该算法的传输延迟为0.212 ns,平均功率为7.801 uW。为了对算法进行比较,利用Cadence软件对现有的2位幅度比较器进行了仿真。在所有的仿真案例中都采用了电源电压为1.0 V的90nm技术。仿真结果表明,本文提出的幅度比较器在各性能方面都有显著的提高。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Two-Bit Magnitude Comparator Design Using Gate Diffusion Input Technique and Static CMOS Logic
Magnitude comparison is an elementary operation of Arithmetic Logic Unit (ALU) of modern processors. Due rapid increased use of portable devices, circuit designs having optimal performance level have become crucial. A novel design of a two-bit magnitude comparator is presented in this paper using Gate Diffusion Input (GDI) technique and Static CMOS (S-CMOS) logic. To determine the performance aspects, the proposed circuit was implemented and simulated in Cadence Virtuoso environment. The proposed work showed 0.212 ns propagation delay and 7.801 uW average power (AP) In order to compare the proposed work, the existing two-bit magnitude comparators were also simulated using Cadence software. 90 nm technology with a supply voltage of 1.0 V have been used in all simulation cases. In accordance to simulation result, the magnitude comparator presented in this paper displayed notable enhancement in all performance aspects.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Design and Implementation of a Low-cost Solar Charged Portable Disinfectant Chamber Feasibility Analysis of Off-Grid Hybrid Renewable Energy for Rohingya Refugee in Bhasan Char Development of a Facial Recognition Pantograph Drawing Robot Smart System To Monitor and Control Transformer Health Condition in Sub-Station Design and Implementation of a Smart Wind Turbine with Yaw Mechanism
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1