考虑可变性的亚阈值/超阈值FinFET SRAM差分和大信号传感方案的比较

M. Fan, V. Hu, Yin-Nien Chen, P. Su, C. Chuang
{"title":"考虑可变性的亚阈值/超阈值FinFET SRAM差分和大信号传感方案的比较","authors":"M. Fan, V. Hu, Yin-Nien Chen, P. Su, C. Chuang","doi":"10.1109/VLSI-TSA.2012.6210169","DOIUrl":null,"url":null,"abstract":"This paper investigates the viability and compares the merits of small-signal differential sensing and large-signal single-ended sensing scheme for FinFET SRAM under fin Line-Edge-Roughness (fin LER) and Work-Function-Variation (WFV). The local random variation of selected cell, leakage (and its variation) from unselected cells on the selected Bit-Line (BL), and variation of sense amplifier offset voltage (for differential sensing) and trip voltage (for large-signal sensing) are considered simultaneously at subthreshold (Vdd=0.4V) and superthreshold (Vdd=1.0V) regions. For differential sensing, the subthreshold sensing margin is severely degraded by the variation in Bitline voltage and sufficient time before enabling the sense amplifier is required to improve the limited margin. For large-signal sensing scheme, we show that there is large disparity between the sense “0” margin and sense “1” margin with the significantly worse sense “0” margin limiting the affordable number of cells per Bitline. The possibility of using double-fin PFET in large-signal sensing inverter to improve the sense “0” margin is examined, and shown to be of limited benefit, especially for operation in subthreshold region. Compared with BULK CMOS, the superior electrostatic integrity and variability of FinFET enhances/enables the feasibility of differential sensing in subthreshold/superthreshold SRAM applications.","PeriodicalId":388574,"journal":{"name":"Proceedings of Technical Program of 2012 VLSI Technology, System and Application","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-04-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Comparison of differential and large-signal sensing scheme for subthreshold/superthreshold FinFET SRAM considering variability\",\"authors\":\"M. Fan, V. Hu, Yin-Nien Chen, P. Su, C. Chuang\",\"doi\":\"10.1109/VLSI-TSA.2012.6210169\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper investigates the viability and compares the merits of small-signal differential sensing and large-signal single-ended sensing scheme for FinFET SRAM under fin Line-Edge-Roughness (fin LER) and Work-Function-Variation (WFV). The local random variation of selected cell, leakage (and its variation) from unselected cells on the selected Bit-Line (BL), and variation of sense amplifier offset voltage (for differential sensing) and trip voltage (for large-signal sensing) are considered simultaneously at subthreshold (Vdd=0.4V) and superthreshold (Vdd=1.0V) regions. For differential sensing, the subthreshold sensing margin is severely degraded by the variation in Bitline voltage and sufficient time before enabling the sense amplifier is required to improve the limited margin. For large-signal sensing scheme, we show that there is large disparity between the sense “0” margin and sense “1” margin with the significantly worse sense “0” margin limiting the affordable number of cells per Bitline. The possibility of using double-fin PFET in large-signal sensing inverter to improve the sense “0” margin is examined, and shown to be of limited benefit, especially for operation in subthreshold region. Compared with BULK CMOS, the superior electrostatic integrity and variability of FinFET enhances/enables the feasibility of differential sensing in subthreshold/superthreshold SRAM applications.\",\"PeriodicalId\":388574,\"journal\":{\"name\":\"Proceedings of Technical Program of 2012 VLSI Technology, System and Application\",\"volume\":\"44 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-04-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of Technical Program of 2012 VLSI Technology, System and Application\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSI-TSA.2012.6210169\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of Technical Program of 2012 VLSI Technology, System and Application","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSI-TSA.2012.6210169","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

本文研究了鳍线边缘粗糙度(fin - edge - roughness, fin - LER)和工作函数变化(Work-Function-Variation, WFV)下FinFET SRAM的小信号差分传感方案和大信号单端传感方案的可行性,并比较了它们的优点。在亚阈值(Vdd=0.4V)和超阈值(Vdd=1.0V)区域,同时考虑了所选单元的局部随机变化、未选单元在所选Bit-Line (BL)上的泄漏(及其变化)以及感测放大器偏置电压(用于差分感测)和跳闸电压(用于大信号感测)的变化。对于差分感知,亚阈值感知裕度会因位线电压的变化而严重降低,需要足够的时间才能使感测放大器启动以改善有限裕度。对于大信号传感方案,我们表明感“0”和感“1”之间存在很大的差异,感“0”边界明显更差,限制了每个Bitline可承受的单元数。研究了在大信号传感逆变器中使用双鳍fet来提高传感“0”裕度的可能性,并表明其效益有限,特别是对于亚阈值区域的操作。与BULK CMOS相比,FinFET优越的静电完整性和可变性增强了在亚阈值/超阈值SRAM应用中差分传感的可行性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Comparison of differential and large-signal sensing scheme for subthreshold/superthreshold FinFET SRAM considering variability
This paper investigates the viability and compares the merits of small-signal differential sensing and large-signal single-ended sensing scheme for FinFET SRAM under fin Line-Edge-Roughness (fin LER) and Work-Function-Variation (WFV). The local random variation of selected cell, leakage (and its variation) from unselected cells on the selected Bit-Line (BL), and variation of sense amplifier offset voltage (for differential sensing) and trip voltage (for large-signal sensing) are considered simultaneously at subthreshold (Vdd=0.4V) and superthreshold (Vdd=1.0V) regions. For differential sensing, the subthreshold sensing margin is severely degraded by the variation in Bitline voltage and sufficient time before enabling the sense amplifier is required to improve the limited margin. For large-signal sensing scheme, we show that there is large disparity between the sense “0” margin and sense “1” margin with the significantly worse sense “0” margin limiting the affordable number of cells per Bitline. The possibility of using double-fin PFET in large-signal sensing inverter to improve the sense “0” margin is examined, and shown to be of limited benefit, especially for operation in subthreshold region. Compared with BULK CMOS, the superior electrostatic integrity and variability of FinFET enhances/enables the feasibility of differential sensing in subthreshold/superthreshold SRAM applications.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
MOSFETs transitions towards fully depleted architectures Performance and variability in multi-VT FinFETs using fin doping Comparison of differential and large-signal sensing scheme for subthreshold/superthreshold FinFET SRAM considering variability A high efficient and compact charge pump with multi-pillar vertical MOSFET Intrinsic MOSFET leakage of high-k peripheral DRAM devices: Measurement and simulation
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1