F. Kobayashi, Shin-ichi Higuchi, Junaidah Bt Zakaria, Mohamad Zain Azreen B Ramli
{"title":"智能工程系统中动态可重构模拟电路的芯片间同步","authors":"F. Kobayashi, Shin-ichi Higuchi, Junaidah Bt Zakaria, Mohamad Zain Azreen B Ramli","doi":"10.1109/INES.2017.8118557","DOIUrl":null,"url":null,"abstract":"Though intelligent systems are usually realized by software, some functionality can more efficiently be implemented by hardware. Among hardware fronts, dynamic reconfiguration (DR) and analog are most outstanding. This paper proposes a scheme to coordinate multi-chip circuits to implement intelligence by analog DR.","PeriodicalId":344933,"journal":{"name":"2017 IEEE 21st International Conference on Intelligent Engineering Systems (INES)","volume":"226 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Inter-chip synchronism in dynamically reconfigurable analog circuits for intelligent engineering systems\",\"authors\":\"F. Kobayashi, Shin-ichi Higuchi, Junaidah Bt Zakaria, Mohamad Zain Azreen B Ramli\",\"doi\":\"10.1109/INES.2017.8118557\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Though intelligent systems are usually realized by software, some functionality can more efficiently be implemented by hardware. Among hardware fronts, dynamic reconfiguration (DR) and analog are most outstanding. This paper proposes a scheme to coordinate multi-chip circuits to implement intelligence by analog DR.\",\"PeriodicalId\":344933,\"journal\":{\"name\":\"2017 IEEE 21st International Conference on Intelligent Engineering Systems (INES)\",\"volume\":\"226 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 IEEE 21st International Conference on Intelligent Engineering Systems (INES)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/INES.2017.8118557\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE 21st International Conference on Intelligent Engineering Systems (INES)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/INES.2017.8118557","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Inter-chip synchronism in dynamically reconfigurable analog circuits for intelligent engineering systems
Though intelligent systems are usually realized by software, some functionality can more efficiently be implemented by hardware. Among hardware fronts, dynamic reconfiguration (DR) and analog are most outstanding. This paper proposes a scheme to coordinate multi-chip circuits to implement intelligence by analog DR.