一种在深亚微米CMOS技术中精确估计器件退化寿命的实用方法

F. Guarín, G. La Rosa, Z.J. Yang, S. Rauch
{"title":"一种在深亚微米CMOS技术中精确估计器件退化寿命的实用方法","authors":"F. Guarín, G. La Rosa, Z.J. Yang, S. Rauch","doi":"10.1109/ICCDCS.2002.1004063","DOIUrl":null,"url":null,"abstract":"Practical studies of the influence of various reliability mechanisms on the lifetime estimation and the impact of widely accepted assumptions to the accuracy of the reliability degradation predictions are discussed in detail. The inaccuracies of the \"industry standard\" approach to reliability stressing as well as the methodology utilized for the prediction of lifetimes in advanced CMOS technologies are addressed. A review of measurement practices and stress conditions is also given. Methodologies for improving the accuracy of reliability predictions have been developed and validated with experimental results for devices with an L/sub EFF/ range spanning well into the deep sub-micron regime, and with stress conditions covering a wide V/sub GS/ and V/sub DS/ range. The impact of NFET and PFET reliability degradation on circuit performance has been characterized using ring oscillator stressing. The traditional view that only NFET hot carrier degradation contributes to circuit performance degradation has been shown not to be applicable for advanced sub-micron CMOS technologies. The need of a more comprehensive reliability evaluation for realistic lifetime projections is described.","PeriodicalId":416680,"journal":{"name":"Proceedings of the Fourth IEEE International Caracas Conference on Devices, Circuits and Systems (Cat. No.02TH8611)","volume":"103 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2002-08-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A practical approach for the accurate lifetime estimation of device degradation in deep sub-micron CMOS technologies\",\"authors\":\"F. Guarín, G. La Rosa, Z.J. Yang, S. Rauch\",\"doi\":\"10.1109/ICCDCS.2002.1004063\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Practical studies of the influence of various reliability mechanisms on the lifetime estimation and the impact of widely accepted assumptions to the accuracy of the reliability degradation predictions are discussed in detail. The inaccuracies of the \\\"industry standard\\\" approach to reliability stressing as well as the methodology utilized for the prediction of lifetimes in advanced CMOS technologies are addressed. A review of measurement practices and stress conditions is also given. Methodologies for improving the accuracy of reliability predictions have been developed and validated with experimental results for devices with an L/sub EFF/ range spanning well into the deep sub-micron regime, and with stress conditions covering a wide V/sub GS/ and V/sub DS/ range. The impact of NFET and PFET reliability degradation on circuit performance has been characterized using ring oscillator stressing. The traditional view that only NFET hot carrier degradation contributes to circuit performance degradation has been shown not to be applicable for advanced sub-micron CMOS technologies. The need of a more comprehensive reliability evaluation for realistic lifetime projections is described.\",\"PeriodicalId\":416680,\"journal\":{\"name\":\"Proceedings of the Fourth IEEE International Caracas Conference on Devices, Circuits and Systems (Cat. No.02TH8611)\",\"volume\":\"103 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2002-08-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the Fourth IEEE International Caracas Conference on Devices, Circuits and Systems (Cat. No.02TH8611)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCDCS.2002.1004063\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the Fourth IEEE International Caracas Conference on Devices, Circuits and Systems (Cat. No.02TH8611)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCDCS.2002.1004063","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

详细讨论了各种可靠性机制对寿命估计的影响以及广泛接受的假设对可靠性退化预测精度的影响的实际研究。解决了“行业标准”可靠性应力方法的不准确性以及用于预测先进CMOS技术寿命的方法。对测量方法和应力条件也作了回顾。提高可靠性预测准确性的方法已经开发出来,并通过实验结果进行了验证,这些设备的L/sub EFF/范围跨越了深亚微米范围,应力条件覆盖了宽V/sub GS/和V/sub DS/范围。利用环形振荡器应力分析了非场效应晶体管和非场效应晶体管可靠性退化对电路性能的影响。传统观点认为,只有NFET热载流子退化才会导致电路性能下降,这一观点已被证明不适用于先进的亚微米CMOS技术。描述了对实际寿命预测进行更全面的可靠性评估的必要性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A practical approach for the accurate lifetime estimation of device degradation in deep sub-micron CMOS technologies
Practical studies of the influence of various reliability mechanisms on the lifetime estimation and the impact of widely accepted assumptions to the accuracy of the reliability degradation predictions are discussed in detail. The inaccuracies of the "industry standard" approach to reliability stressing as well as the methodology utilized for the prediction of lifetimes in advanced CMOS technologies are addressed. A review of measurement practices and stress conditions is also given. Methodologies for improving the accuracy of reliability predictions have been developed and validated with experimental results for devices with an L/sub EFF/ range spanning well into the deep sub-micron regime, and with stress conditions covering a wide V/sub GS/ and V/sub DS/ range. The impact of NFET and PFET reliability degradation on circuit performance has been characterized using ring oscillator stressing. The traditional view that only NFET hot carrier degradation contributes to circuit performance degradation has been shown not to be applicable for advanced sub-micron CMOS technologies. The need of a more comprehensive reliability evaluation for realistic lifetime projections is described.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Effects of positive gate bias stressing and subsequent recovery treatment in power VDMOSFETs Next Generation Lab-a solution for remote characterization of analog integrated circuits PL and CL emissions in thermal oxide and silicon rich oxide films implanted with silicon Optimum design of device/circuit cooperative schemes for ultra-low power applications Fully integrated programmable Howland current source for sensors excitation
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1