{"title":"多间隔静态定时分析会计逻辑兼容性","authors":"S. Gavrilov, G. Ivanova, D. Ryzhova, P. Volobuev","doi":"10.1109/EWDTS.2016.7807650","DOIUrl":null,"url":null,"abstract":"The influence of technological and circuit parameters variations on the combinational circuit elements delay increases with the transistor size reduction. Delay uncertainty comes from the parameter values dispersion; therefore, it is critical to analyze the possible delay variance. This paper presents the solution to problems of complex digital circuits performance analysis with the presence of the aforementioned uncertainty. In order to account technological and circuit element parameters uncertainty we propose a method which is based on interval modeling. Unlike the traditional analysis based on the test sequence modeling with ordering events during the time, the proposed method provides space ordering, thus it offers significant accuracy increase for interval delay analysis with simultaneous input switching consideration.","PeriodicalId":364686,"journal":{"name":"2016 IEEE East-West Design & Test Symposium (EWDTS)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Multi-interval static timing analysis accounting logic compatibility\",\"authors\":\"S. Gavrilov, G. Ivanova, D. Ryzhova, P. Volobuev\",\"doi\":\"10.1109/EWDTS.2016.7807650\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The influence of technological and circuit parameters variations on the combinational circuit elements delay increases with the transistor size reduction. Delay uncertainty comes from the parameter values dispersion; therefore, it is critical to analyze the possible delay variance. This paper presents the solution to problems of complex digital circuits performance analysis with the presence of the aforementioned uncertainty. In order to account technological and circuit element parameters uncertainty we propose a method which is based on interval modeling. Unlike the traditional analysis based on the test sequence modeling with ordering events during the time, the proposed method provides space ordering, thus it offers significant accuracy increase for interval delay analysis with simultaneous input switching consideration.\",\"PeriodicalId\":364686,\"journal\":{\"name\":\"2016 IEEE East-West Design & Test Symposium (EWDTS)\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE East-West Design & Test Symposium (EWDTS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EWDTS.2016.7807650\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE East-West Design & Test Symposium (EWDTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EWDTS.2016.7807650","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
The influence of technological and circuit parameters variations on the combinational circuit elements delay increases with the transistor size reduction. Delay uncertainty comes from the parameter values dispersion; therefore, it is critical to analyze the possible delay variance. This paper presents the solution to problems of complex digital circuits performance analysis with the presence of the aforementioned uncertainty. In order to account technological and circuit element parameters uncertainty we propose a method which is based on interval modeling. Unlike the traditional analysis based on the test sequence modeling with ordering events during the time, the proposed method provides space ordering, thus it offers significant accuracy increase for interval delay analysis with simultaneous input switching consideration.