多间隔静态定时分析会计逻辑兼容性

S. Gavrilov, G. Ivanova, D. Ryzhova, P. Volobuev
{"title":"多间隔静态定时分析会计逻辑兼容性","authors":"S. Gavrilov, G. Ivanova, D. Ryzhova, P. Volobuev","doi":"10.1109/EWDTS.2016.7807650","DOIUrl":null,"url":null,"abstract":"The influence of technological and circuit parameters variations on the combinational circuit elements delay increases with the transistor size reduction. Delay uncertainty comes from the parameter values dispersion; therefore, it is critical to analyze the possible delay variance. This paper presents the solution to problems of complex digital circuits performance analysis with the presence of the aforementioned uncertainty. In order to account technological and circuit element parameters uncertainty we propose a method which is based on interval modeling. Unlike the traditional analysis based on the test sequence modeling with ordering events during the time, the proposed method provides space ordering, thus it offers significant accuracy increase for interval delay analysis with simultaneous input switching consideration.","PeriodicalId":364686,"journal":{"name":"2016 IEEE East-West Design & Test Symposium (EWDTS)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Multi-interval static timing analysis accounting logic compatibility\",\"authors\":\"S. Gavrilov, G. Ivanova, D. Ryzhova, P. Volobuev\",\"doi\":\"10.1109/EWDTS.2016.7807650\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The influence of technological and circuit parameters variations on the combinational circuit elements delay increases with the transistor size reduction. Delay uncertainty comes from the parameter values dispersion; therefore, it is critical to analyze the possible delay variance. This paper presents the solution to problems of complex digital circuits performance analysis with the presence of the aforementioned uncertainty. In order to account technological and circuit element parameters uncertainty we propose a method which is based on interval modeling. Unlike the traditional analysis based on the test sequence modeling with ordering events during the time, the proposed method provides space ordering, thus it offers significant accuracy increase for interval delay analysis with simultaneous input switching consideration.\",\"PeriodicalId\":364686,\"journal\":{\"name\":\"2016 IEEE East-West Design & Test Symposium (EWDTS)\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE East-West Design & Test Symposium (EWDTS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EWDTS.2016.7807650\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE East-West Design & Test Symposium (EWDTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EWDTS.2016.7807650","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

工艺参数和电路参数的变化对组合电路元件延迟的影响随着晶体管尺寸的减小而增大。时延不确定性来自于参数值的色散;因此,分析可能的延迟方差是至关重要的。本文针对存在上述不确定性的复杂数字电路性能分析问题提出了解决方案。为了考虑工艺和电路元件参数的不确定性,提出了一种基于区间建模的方法。与传统的基于时间内事件排序的测试序列建模分析不同,该方法提供了空间排序,从而显著提高了考虑同步输入切换的区间延迟分析的准确性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Multi-interval static timing analysis accounting logic compatibility
The influence of technological and circuit parameters variations on the combinational circuit elements delay increases with the transistor size reduction. Delay uncertainty comes from the parameter values dispersion; therefore, it is critical to analyze the possible delay variance. This paper presents the solution to problems of complex digital circuits performance analysis with the presence of the aforementioned uncertainty. In order to account technological and circuit element parameters uncertainty we propose a method which is based on interval modeling. Unlike the traditional analysis based on the test sequence modeling with ordering events during the time, the proposed method provides space ordering, thus it offers significant accuracy increase for interval delay analysis with simultaneous input switching consideration.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Secure scan-based design using Blum Blum Shub algorithm Multiversion parallel synthesis of digital structures based on SystemC specification The radiation-hardened differential difference operational amplifiers for operation in the low-temperature analog interfaces of sensors Approximation of the central chi-squared distribution for on-line computation of the threshold for energy detector Electrodynamic characteristics estimation for aperiodic random composite media
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1