利用石墨外延定向自组装层状嵌段共聚物的亚10nm线和空间图图化

Y. Seino, Hironobu Sato, Y. Kasahara, S. Minegishi, K. Miyagi, H. Kubota, H. Kanai, K. Kodera, M. Shiraishi, N. Kihara, Yoshiaki Kawamonzen, T. Tobana, Katsutoshi Kobayashi, H. Yamano, T. Azuma, S. Nomura
{"title":"利用石墨外延定向自组装层状嵌段共聚物的亚10nm线和空间图图化","authors":"Y. Seino, Hironobu Sato, Y. Kasahara, S. Minegishi, K. Miyagi, H. Kubota, H. Kanai, K. Kodera, M. Shiraishi, N. Kihara, Yoshiaki Kawamonzen, T. Tobana, Katsutoshi Kobayashi, H. Yamano, T. Azuma, S. Nomura","doi":"10.1117/12.2218787","DOIUrl":null,"url":null,"abstract":"Our target at EIDEC is to study the feasibility of directed self-assembly (DSA) technology for semiconductor device manufacturing through electrical yield verification by development of such as process, material, metrology, simulation and design for DSA. We previously developed a grapho/chemo-hybrid coordinated line epitaxial process for sub-15-nm line-and-space (L/S) patterning using polystyrene-block-poly(methyl methacrylate) lamellar block copolymers (BCPs)1– 3. Electrical yield verification results showed that a 30% open yield was successfully achieved with a metal wire line length of 700 μm 4. In the next stage of the evaluation, a sub-10-nm L/S DSA patterning process based on graphoepitaxial DSA of 20-nm lamellar period organic BCPs was developed based on neutral layer and guide space width optimization. At a 30-nm guide height, problems such as BCP overflow and DSA line shorts were observed after the dry development. At a 60-nm guide height, grid-like short defects were observed under dry development shallow etch conditions and sub-10-nm L/S patterns were formed under optimized etch conditions with a suitable BCP film thickness margin. The process performance was evaluated in terms of defects and critical dimension measurements using an electron beam inspection system and critical dimension-scanning electron microscope metrology. The main DSA defects were short defects, and the spatial roughness appeared to be caused by the periodic pitches of these short defects and the guide roughness. We successfully demonstrated the fabrication of sub-10-nm metal wires consists of L/S, pad, connect and cut patterns with controlled alignment and stack structure through lithography, etching and CMP process on a 300- mm wafer using the fully integrated DSA process and damascene processing.","PeriodicalId":193904,"journal":{"name":"SPIE Advanced Lithography","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Sub-10nm lines and spaces patterning using grapho-epitaxial directed self-assembly of lamellar block copolymers\",\"authors\":\"Y. Seino, Hironobu Sato, Y. Kasahara, S. Minegishi, K. Miyagi, H. Kubota, H. Kanai, K. Kodera, M. Shiraishi, N. Kihara, Yoshiaki Kawamonzen, T. Tobana, Katsutoshi Kobayashi, H. Yamano, T. Azuma, S. Nomura\",\"doi\":\"10.1117/12.2218787\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Our target at EIDEC is to study the feasibility of directed self-assembly (DSA) technology for semiconductor device manufacturing through electrical yield verification by development of such as process, material, metrology, simulation and design for DSA. We previously developed a grapho/chemo-hybrid coordinated line epitaxial process for sub-15-nm line-and-space (L/S) patterning using polystyrene-block-poly(methyl methacrylate) lamellar block copolymers (BCPs)1– 3. Electrical yield verification results showed that a 30% open yield was successfully achieved with a metal wire line length of 700 μm 4. In the next stage of the evaluation, a sub-10-nm L/S DSA patterning process based on graphoepitaxial DSA of 20-nm lamellar period organic BCPs was developed based on neutral layer and guide space width optimization. At a 30-nm guide height, problems such as BCP overflow and DSA line shorts were observed after the dry development. At a 60-nm guide height, grid-like short defects were observed under dry development shallow etch conditions and sub-10-nm L/S patterns were formed under optimized etch conditions with a suitable BCP film thickness margin. The process performance was evaluated in terms of defects and critical dimension measurements using an electron beam inspection system and critical dimension-scanning electron microscope metrology. The main DSA defects were short defects, and the spatial roughness appeared to be caused by the periodic pitches of these short defects and the guide roughness. We successfully demonstrated the fabrication of sub-10-nm metal wires consists of L/S, pad, connect and cut patterns with controlled alignment and stack structure through lithography, etching and CMP process on a 300- mm wafer using the fully integrated DSA process and damascene processing.\",\"PeriodicalId\":193904,\"journal\":{\"name\":\"SPIE Advanced Lithography\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"SPIE Advanced Lithography\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1117/12.2218787\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"SPIE Advanced Lithography","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1117/12.2218787","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

我们在EIDEC的目标是通过DSA的工艺、材料、计量、模拟和设计等方面的开发,研究半导体器件制造中定向自组装(DSA)技术的可行性。我们之前使用聚苯乙烯-嵌段聚(甲基丙烯酸甲酯)层状嵌段共聚物(bcp)1 - 3开发了一种用于sub- 15nm线与空间(L/S)图片化的石墨/化学混合协调线外延工艺。电学良率验证结果表明,当金属线长度为700 μm 4时,成功实现了30%的开路良率。在下一阶段的评估中,基于中性层和波导空间宽度优化,开发了基于20纳米片层周期有机bcp的石墨外延DSA的亚10纳米L/S DSA图像化工艺。在30 nm导高处,干显影后出现BCP溢出、DSA线短等问题。在60 nm的波导高度下,在干显影浅刻蚀条件下观察到栅格状的短缺陷,在优化的刻蚀条件下形成了10 nm以下的L/S图案,并具有合适的BCP膜厚度边界。利用电子束检测系统和临界尺寸扫描电子显微镜测量技术对缺陷和临界尺寸测量进行了工艺性能评估。DSA缺陷以短缺陷为主,其空间粗糙度由短缺陷的周期节距和波导粗糙度共同决定。我们成功地展示了在300毫米晶圆上使用完全集成的DSA工艺和damascene工艺,通过光刻、蚀刻和CMP工艺,由L/S、衬垫、连接和切割图案组成的10纳米以下金属线的制造。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Sub-10nm lines and spaces patterning using grapho-epitaxial directed self-assembly of lamellar block copolymers
Our target at EIDEC is to study the feasibility of directed self-assembly (DSA) technology for semiconductor device manufacturing through electrical yield verification by development of such as process, material, metrology, simulation and design for DSA. We previously developed a grapho/chemo-hybrid coordinated line epitaxial process for sub-15-nm line-and-space (L/S) patterning using polystyrene-block-poly(methyl methacrylate) lamellar block copolymers (BCPs)1– 3. Electrical yield verification results showed that a 30% open yield was successfully achieved with a metal wire line length of 700 μm 4. In the next stage of the evaluation, a sub-10-nm L/S DSA patterning process based on graphoepitaxial DSA of 20-nm lamellar period organic BCPs was developed based on neutral layer and guide space width optimization. At a 30-nm guide height, problems such as BCP overflow and DSA line shorts were observed after the dry development. At a 60-nm guide height, grid-like short defects were observed under dry development shallow etch conditions and sub-10-nm L/S patterns were formed under optimized etch conditions with a suitable BCP film thickness margin. The process performance was evaluated in terms of defects and critical dimension measurements using an electron beam inspection system and critical dimension-scanning electron microscope metrology. The main DSA defects were short defects, and the spatial roughness appeared to be caused by the periodic pitches of these short defects and the guide roughness. We successfully demonstrated the fabrication of sub-10-nm metal wires consists of L/S, pad, connect and cut patterns with controlled alignment and stack structure through lithography, etching and CMP process on a 300- mm wafer using the fully integrated DSA process and damascene processing.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
SEM based overlay measurement between resist and buried patterns Contrast optimization for 0.33NA EUV lithography Analysis of wafer heating in 14nm DUV layers GPU accelerated Monte-Carlo simulation of SEM images for metrology Lensless hyperspectral spectromicroscopy with a tabletop extreme-ultraviolet source
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1