{"title":"采用旁路馈电直接乘法器的多相FIR滤波器设计","authors":"Rahul M. Deshmukh, R. Keote","doi":"10.1109/ICCSP.2015.7322796","DOIUrl":null,"url":null,"abstract":"Multirate filter are widely used in many DSP application. Many efficient architectures are design to reduce the complexity of DSP system. Adder, Multiplier are the main fundamental blocks of filter which contributes in reduction of area, power and delay parameter of filter. This paper presents polyphase FIR filter using bypass feed direct multiplier and polyphase FIR filter using shift and add multiplier. The proposed polyphase filter is design for filter of length nine. The proposed and conventional design are simulated using Xilinx ISE 13.1 tool. On comparison, proposed design is efficient in terms of area and delay than conventional design.","PeriodicalId":174192,"journal":{"name":"2015 International Conference on Communications and Signal Processing (ICCSP)","volume":"479 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":"{\"title\":\"Design of polyphase FIR filter using bypass feed direct multiplier\",\"authors\":\"Rahul M. Deshmukh, R. Keote\",\"doi\":\"10.1109/ICCSP.2015.7322796\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Multirate filter are widely used in many DSP application. Many efficient architectures are design to reduce the complexity of DSP system. Adder, Multiplier are the main fundamental blocks of filter which contributes in reduction of area, power and delay parameter of filter. This paper presents polyphase FIR filter using bypass feed direct multiplier and polyphase FIR filter using shift and add multiplier. The proposed polyphase filter is design for filter of length nine. The proposed and conventional design are simulated using Xilinx ISE 13.1 tool. On comparison, proposed design is efficient in terms of area and delay than conventional design.\",\"PeriodicalId\":174192,\"journal\":{\"name\":\"2015 International Conference on Communications and Signal Processing (ICCSP)\",\"volume\":\"479 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-11-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"11\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International Conference on Communications and Signal Processing (ICCSP)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCSP.2015.7322796\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Communications and Signal Processing (ICCSP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCSP.2015.7322796","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11
摘要
多速率滤波器广泛应用于许多DSP应用中。为了降低DSP系统的复杂性,设计了许多有效的体系结构。加法器、乘法器是滤波器的主要基本模块,它们有助于减小滤波器的面积、功耗和延迟参数。本文介绍了采用旁路馈电直接乘法器的多相FIR滤波器和采用移位加乘法器的多相FIR滤波器。所提出的多相滤波器是针对长度为9的滤波器设计的。采用Xilinx ISE 13.1工具对提出的和传统的设计进行了仿真。通过比较,本设计在面积和时延方面都比传统设计有效。
Design of polyphase FIR filter using bypass feed direct multiplier
Multirate filter are widely used in many DSP application. Many efficient architectures are design to reduce the complexity of DSP system. Adder, Multiplier are the main fundamental blocks of filter which contributes in reduction of area, power and delay parameter of filter. This paper presents polyphase FIR filter using bypass feed direct multiplier and polyphase FIR filter using shift and add multiplier. The proposed polyphase filter is design for filter of length nine. The proposed and conventional design are simulated using Xilinx ISE 13.1 tool. On comparison, proposed design is efficient in terms of area and delay than conventional design.