采用旁路馈电直接乘法器的多相FIR滤波器设计

Rahul M. Deshmukh, R. Keote
{"title":"采用旁路馈电直接乘法器的多相FIR滤波器设计","authors":"Rahul M. Deshmukh, R. Keote","doi":"10.1109/ICCSP.2015.7322796","DOIUrl":null,"url":null,"abstract":"Multirate filter are widely used in many DSP application. Many efficient architectures are design to reduce the complexity of DSP system. Adder, Multiplier are the main fundamental blocks of filter which contributes in reduction of area, power and delay parameter of filter. This paper presents polyphase FIR filter using bypass feed direct multiplier and polyphase FIR filter using shift and add multiplier. The proposed polyphase filter is design for filter of length nine. The proposed and conventional design are simulated using Xilinx ISE 13.1 tool. On comparison, proposed design is efficient in terms of area and delay than conventional design.","PeriodicalId":174192,"journal":{"name":"2015 International Conference on Communications and Signal Processing (ICCSP)","volume":"479 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":"{\"title\":\"Design of polyphase FIR filter using bypass feed direct multiplier\",\"authors\":\"Rahul M. Deshmukh, R. Keote\",\"doi\":\"10.1109/ICCSP.2015.7322796\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Multirate filter are widely used in many DSP application. Many efficient architectures are design to reduce the complexity of DSP system. Adder, Multiplier are the main fundamental blocks of filter which contributes in reduction of area, power and delay parameter of filter. This paper presents polyphase FIR filter using bypass feed direct multiplier and polyphase FIR filter using shift and add multiplier. The proposed polyphase filter is design for filter of length nine. The proposed and conventional design are simulated using Xilinx ISE 13.1 tool. On comparison, proposed design is efficient in terms of area and delay than conventional design.\",\"PeriodicalId\":174192,\"journal\":{\"name\":\"2015 International Conference on Communications and Signal Processing (ICCSP)\",\"volume\":\"479 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-11-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"11\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International Conference on Communications and Signal Processing (ICCSP)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCSP.2015.7322796\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Communications and Signal Processing (ICCSP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCSP.2015.7322796","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

摘要

多速率滤波器广泛应用于许多DSP应用中。为了降低DSP系统的复杂性,设计了许多有效的体系结构。加法器、乘法器是滤波器的主要基本模块,它们有助于减小滤波器的面积、功耗和延迟参数。本文介绍了采用旁路馈电直接乘法器的多相FIR滤波器和采用移位加乘法器的多相FIR滤波器。所提出的多相滤波器是针对长度为9的滤波器设计的。采用Xilinx ISE 13.1工具对提出的和传统的设计进行了仿真。通过比较,本设计在面积和时延方面都比传统设计有效。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Design of polyphase FIR filter using bypass feed direct multiplier
Multirate filter are widely used in many DSP application. Many efficient architectures are design to reduce the complexity of DSP system. Adder, Multiplier are the main fundamental blocks of filter which contributes in reduction of area, power and delay parameter of filter. This paper presents polyphase FIR filter using bypass feed direct multiplier and polyphase FIR filter using shift and add multiplier. The proposed polyphase filter is design for filter of length nine. The proposed and conventional design are simulated using Xilinx ISE 13.1 tool. On comparison, proposed design is efficient in terms of area and delay than conventional design.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Improved scheduling algorithm using dynamic tree construction for wireless sensor networks Design of polyphase FIR filter using bypass feed direct multiplier Implementation of floating point fused basic arithmetic module using Verilog Comparison of conventional flip flops with pulse triggered generation using signal feed through technique A novel 2GHz highly efficiency improved class-E Power Amplifier for Base stations
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1