Jian Yang, Danfeng Zhao, Hai Tian, Haoxiang Jia, Tongzhou Han
{"title":"空间耦合LDPC码的解码器实现","authors":"Jian Yang, Danfeng Zhao, Hai Tian, Haoxiang Jia, Tongzhou Han","doi":"10.1109/ICCIS56375.2022.9998153","DOIUrl":null,"url":null,"abstract":"In order to meet the requirements of high reliability and high flexibility of wireless communication, the Space-coupled Low-Density Parity-Check (SC-LDPC) codes are deeply studied. At present, the main research direction of SC-LDPC codes is to reduce the complexity of the algorithm and reduce the occupation of decoding resources. In terms of hardware implementation, there is relatively little research. Therefore, in view of the above problems, considering hardware resource occupation and coding and decoding performance, the FPGA design and implementation of the SC-LDPC code codec are carried out, and the functional correctness test is carried out on the Xilinx xc7k325tffg900-2 chip.","PeriodicalId":398546,"journal":{"name":"2022 6th International Conference on Communication and Information Systems (ICCIS)","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-10-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Decoder Implementation of Spatially Coupled LDPC Codes\",\"authors\":\"Jian Yang, Danfeng Zhao, Hai Tian, Haoxiang Jia, Tongzhou Han\",\"doi\":\"10.1109/ICCIS56375.2022.9998153\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In order to meet the requirements of high reliability and high flexibility of wireless communication, the Space-coupled Low-Density Parity-Check (SC-LDPC) codes are deeply studied. At present, the main research direction of SC-LDPC codes is to reduce the complexity of the algorithm and reduce the occupation of decoding resources. In terms of hardware implementation, there is relatively little research. Therefore, in view of the above problems, considering hardware resource occupation and coding and decoding performance, the FPGA design and implementation of the SC-LDPC code codec are carried out, and the functional correctness test is carried out on the Xilinx xc7k325tffg900-2 chip.\",\"PeriodicalId\":398546,\"journal\":{\"name\":\"2022 6th International Conference on Communication and Information Systems (ICCIS)\",\"volume\":\"18 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-10-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 6th International Conference on Communication and Information Systems (ICCIS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCIS56375.2022.9998153\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 6th International Conference on Communication and Information Systems (ICCIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCIS56375.2022.9998153","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Decoder Implementation of Spatially Coupled LDPC Codes
In order to meet the requirements of high reliability and high flexibility of wireless communication, the Space-coupled Low-Density Parity-Check (SC-LDPC) codes are deeply studied. At present, the main research direction of SC-LDPC codes is to reduce the complexity of the algorithm and reduce the occupation of decoding resources. In terms of hardware implementation, there is relatively little research. Therefore, in view of the above problems, considering hardware resource occupation and coding and decoding performance, the FPGA design and implementation of the SC-LDPC code codec are carried out, and the functional correctness test is carried out on the Xilinx xc7k325tffg900-2 chip.