Michel Nagel, S. Race, Ivana Kovacevic-Badstuebner, T. Ziemann, U. Grossner
{"title":"虚拟PCB布局原型:栅极驱动器和寄生电容建模的重要性","authors":"Michel Nagel, S. Race, Ivana Kovacevic-Badstuebner, T. Ziemann, U. Grossner","doi":"10.1109/DMC55175.2022.9906542","DOIUrl":null,"url":null,"abstract":"This paper presents a virtual prototype of a power electronics switching cell realized on a 4-layer printed circuit board (PCB) with a discrete SiC power MOSFET and a SiC Schottky diode. The main goal is to determine the modeling requirements for an accurate prediction of the actual switching losses and the potential coupling between the gate signal and the power loop due to PCB parasitic capacitances and inductances. The results point out that not only parasitic inductances are of interest but also parasitic capacitances, and that gate driver models have to be included for reliable virtual prototyping and layout design of power electronic PCBs.","PeriodicalId":245908,"journal":{"name":"2022 IEEE Design Methodologies Conference (DMC)","volume":"518 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Virtual PCB Layout Prototyping: Importance of Modeling Gate Driver and Parasitic Capacitances\",\"authors\":\"Michel Nagel, S. Race, Ivana Kovacevic-Badstuebner, T. Ziemann, U. Grossner\",\"doi\":\"10.1109/DMC55175.2022.9906542\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a virtual prototype of a power electronics switching cell realized on a 4-layer printed circuit board (PCB) with a discrete SiC power MOSFET and a SiC Schottky diode. The main goal is to determine the modeling requirements for an accurate prediction of the actual switching losses and the potential coupling between the gate signal and the power loop due to PCB parasitic capacitances and inductances. The results point out that not only parasitic inductances are of interest but also parasitic capacitances, and that gate driver models have to be included for reliable virtual prototyping and layout design of power electronic PCBs.\",\"PeriodicalId\":245908,\"journal\":{\"name\":\"2022 IEEE Design Methodologies Conference (DMC)\",\"volume\":\"518 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE Design Methodologies Conference (DMC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DMC55175.2022.9906542\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE Design Methodologies Conference (DMC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DMC55175.2022.9906542","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Virtual PCB Layout Prototyping: Importance of Modeling Gate Driver and Parasitic Capacitances
This paper presents a virtual prototype of a power electronics switching cell realized on a 4-layer printed circuit board (PCB) with a discrete SiC power MOSFET and a SiC Schottky diode. The main goal is to determine the modeling requirements for an accurate prediction of the actual switching losses and the potential coupling between the gate signal and the power loop due to PCB parasitic capacitances and inductances. The results point out that not only parasitic inductances are of interest but also parasitic capacitances, and that gate driver models have to be included for reliable virtual prototyping and layout design of power electronic PCBs.