用于扇形圆片级封装的模到封装耦合提取

Yarui Peng, D. Petranovic, S. Lim
{"title":"用于扇形圆片级封装的模到封装耦合提取","authors":"Yarui Peng, D. Petranovic, S. Lim","doi":"10.1109/EDAPS.2017.8277047","DOIUrl":null,"url":null,"abstract":"In fan-out wafer-level-packaging, the package interconnection layers are fabricated similar to the back-end-of-line interconnect stack where multiple dies are tightly integrated with dense package routing for higher performance and lower power. However, electrical and magnetic field interactions may introduce significant uncertainties in system power and performance. For the first time, we provide two CAD flows for extracting coupling capacitance between the die and package. In particular, we first analyse the E-field interactions using field solvers and demonstrate their impacts on die-to-package coupling. We then propose a holistic extraction flow which integrates all layers from the chip and package and extracts all coupling elements for the maximum accuracy. We also propose an in-context extraction flow for chip designers, which only includes necessary regions of the redistribution layer and still captures the E-field impact from the package. Our in-context extraction requires less computing resources, allows heterogeneous integration, and is still highly accurate compared with the holistic extraction. Final, we demonstrate our flow using detailed package and multi-chip layout.","PeriodicalId":329279,"journal":{"name":"2017 IEEE Electrical Design of Advanced Packaging and Systems Symposium (EDAPS)","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Die-to-package coupling extraction for fan-out wafer-level-packaging\",\"authors\":\"Yarui Peng, D. Petranovic, S. Lim\",\"doi\":\"10.1109/EDAPS.2017.8277047\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In fan-out wafer-level-packaging, the package interconnection layers are fabricated similar to the back-end-of-line interconnect stack where multiple dies are tightly integrated with dense package routing for higher performance and lower power. However, electrical and magnetic field interactions may introduce significant uncertainties in system power and performance. For the first time, we provide two CAD flows for extracting coupling capacitance between the die and package. In particular, we first analyse the E-field interactions using field solvers and demonstrate their impacts on die-to-package coupling. We then propose a holistic extraction flow which integrates all layers from the chip and package and extracts all coupling elements for the maximum accuracy. We also propose an in-context extraction flow for chip designers, which only includes necessary regions of the redistribution layer and still captures the E-field impact from the package. Our in-context extraction requires less computing resources, allows heterogeneous integration, and is still highly accurate compared with the holistic extraction. Final, we demonstrate our flow using detailed package and multi-chip layout.\",\"PeriodicalId\":329279,\"journal\":{\"name\":\"2017 IEEE Electrical Design of Advanced Packaging and Systems Symposium (EDAPS)\",\"volume\":\"40 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 IEEE Electrical Design of Advanced Packaging and Systems Symposium (EDAPS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EDAPS.2017.8277047\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE Electrical Design of Advanced Packaging and Systems Symposium (EDAPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDAPS.2017.8277047","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

在扇出晶圆级封装中,封装互连层的制造类似于后端线互连堆栈,其中多个芯片紧密集成在密集的封装路由中,以实现更高的性能和更低的功耗。然而,电场和磁场的相互作用可能会给系统功率和性能带来重大的不确定性。我们首次提供了两种CAD流程来提取模具和封装之间的耦合电容。特别是,我们首先使用场求解器分析了e场相互作用,并演示了它们对模具到封装耦合的影响。然后,我们提出了一个整体的提取流程,该流程集成了芯片和封装的所有层,并提取了最大精度的所有耦合元素。我们还为芯片设计人员提出了一个上下文提取流程,该流程仅包括重新分配层的必要区域,并且仍然捕获封装的e场影响。我们的上下文提取需要较少的计算资源,允许异构集成,并且与整体提取相比仍然具有很高的准确性。最后,我们使用详细的封装和多芯片布局演示了我们的流程。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Die-to-package coupling extraction for fan-out wafer-level-packaging
In fan-out wafer-level-packaging, the package interconnection layers are fabricated similar to the back-end-of-line interconnect stack where multiple dies are tightly integrated with dense package routing for higher performance and lower power. However, electrical and magnetic field interactions may introduce significant uncertainties in system power and performance. For the first time, we provide two CAD flows for extracting coupling capacitance between the die and package. In particular, we first analyse the E-field interactions using field solvers and demonstrate their impacts on die-to-package coupling. We then propose a holistic extraction flow which integrates all layers from the chip and package and extracts all coupling elements for the maximum accuracy. We also propose an in-context extraction flow for chip designers, which only includes necessary regions of the redistribution layer and still captures the E-field impact from the package. Our in-context extraction requires less computing resources, allows heterogeneous integration, and is still highly accurate compared with the holistic extraction. Final, we demonstrate our flow using detailed package and multi-chip layout.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Signal and power integrity (SI/PI) analysis of heterogeneous integration using embedded multi-die interconnect bridge (EMIB) technology for high bandwidth memory (HBM) Study on a Poisson's equation solver based on deep learning technique Filtering balanced-to-single-ended power divider with arbitrary power division ratio FDTD modeling of reconfigurable reflectarray for generation of vortex radio waves High performance balanced-to-unbalanced filtering power divider
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1