Liangguo Shen, Zushu Yan, Xing Zhang, Yuanfii Zhao, M. Gao
{"title":"一种基于节能低压缓冲器的快速响应低差稳压器","authors":"Liangguo Shen, Zushu Yan, Xing Zhang, Yuanfii Zhao, M. Gao","doi":"10.1109/MWSCAS.2008.4616857","DOIUrl":null,"url":null,"abstract":"A power-efficient low-voltage buffer is presented. The proposed buffer contains a low-frequency zero generation circuit to perform frequency compensation and a slew-rate enhancement (SRE) circuit to provide large dynamic current for driving the pass device of the low-dropout (LDO) voltage regulator. Whatpsilas more, the proposed buffer, consuming small quiescent current over full load range, can work at low supply voltage, when comparing to conventional voltage buffer. A 1.2-V, 200-mA LDO with the proposed buffer has been designed in a 0.18-mum standard CMOS process. The low-voltage operation ability, high current efficiency and excellent transient response performance can be achieved. With a 1-muF ceramic output capacitor, the overshoot and undershoot of the output voltages are less than 20-mV when the load step changes between 1 and 200-mA in 100 ns, while the current efficiency is up to 99.99% at full-load current.","PeriodicalId":118637,"journal":{"name":"2008 51st Midwest Symposium on Circuits and Systems","volume":"37 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-09-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"A fast-response low-dropout regulator based on power-efficient low-voltage buffer\",\"authors\":\"Liangguo Shen, Zushu Yan, Xing Zhang, Yuanfii Zhao, M. Gao\",\"doi\":\"10.1109/MWSCAS.2008.4616857\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A power-efficient low-voltage buffer is presented. The proposed buffer contains a low-frequency zero generation circuit to perform frequency compensation and a slew-rate enhancement (SRE) circuit to provide large dynamic current for driving the pass device of the low-dropout (LDO) voltage regulator. Whatpsilas more, the proposed buffer, consuming small quiescent current over full load range, can work at low supply voltage, when comparing to conventional voltage buffer. A 1.2-V, 200-mA LDO with the proposed buffer has been designed in a 0.18-mum standard CMOS process. The low-voltage operation ability, high current efficiency and excellent transient response performance can be achieved. With a 1-muF ceramic output capacitor, the overshoot and undershoot of the output voltages are less than 20-mV when the load step changes between 1 and 200-mA in 100 ns, while the current efficiency is up to 99.99% at full-load current.\",\"PeriodicalId\":118637,\"journal\":{\"name\":\"2008 51st Midwest Symposium on Circuits and Systems\",\"volume\":\"37 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-09-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 51st Midwest Symposium on Circuits and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MWSCAS.2008.4616857\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 51st Midwest Symposium on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.2008.4616857","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A fast-response low-dropout regulator based on power-efficient low-voltage buffer
A power-efficient low-voltage buffer is presented. The proposed buffer contains a low-frequency zero generation circuit to perform frequency compensation and a slew-rate enhancement (SRE) circuit to provide large dynamic current for driving the pass device of the low-dropout (LDO) voltage regulator. Whatpsilas more, the proposed buffer, consuming small quiescent current over full load range, can work at low supply voltage, when comparing to conventional voltage buffer. A 1.2-V, 200-mA LDO with the proposed buffer has been designed in a 0.18-mum standard CMOS process. The low-voltage operation ability, high current efficiency and excellent transient response performance can be achieved. With a 1-muF ceramic output capacitor, the overshoot and undershoot of the output voltages are less than 20-mV when the load step changes between 1 and 200-mA in 100 ns, while the current efficiency is up to 99.99% at full-load current.